ZL30409/DDA ZARLINK [Zarlink Semiconductor Inc], ZL30409/DDA Datasheet - Page 30

no-image

ZL30409/DDA

Manufacturer Part Number
ZL30409/DDA
Description
T1/E1 System Synchronizer with Stratum 3 Holdover
Manufacturer
ZARLINK [Zarlink Semiconductor Inc]
Datasheet
† See "Notes" following AC Electrical Characteristics tables.
† Notes:
Voltages are with respect to ground (GND) unless otherwise stated.
Supply voltage and operating temperature are as per Recommended Operating Conditions.
Timing parameters are as per AC Electrical Characteristics - Timing Parameter Measurement Voltage Levels
1. PRI reference input selected.
2. SEC reference input selected.
3. Normal Mode selected.
4. Holdover Mode selected.
5. Freerun Mode selected.
6. 8kHz Frequency Mode selected.
7. 1.544MHz Frequency Mode selected.
8. 2.048MHz Frequency Mode selected.
9. 19.44MHz Frequency Mode selected.
10. Master clock input OSCi at 20MHz
11. Master clock input OSCi at 20MHz
12. Master clock input OSCi at 20MHz
13. Selected reference input at
14. Selected reference input at
15. Selected reference input at
16. For Freerun Mode of
17. For Freerun Mode of
18. For Freerun Mode of
19. For capture range of
20. For capture range of
21. For capture range of
22. 25pF capacitive load.
23. OSCi Master Clock jitter is less than 2nspp, or 0.04UIpp where1UIpp=1/20MHz.
24. Jitter on reference input is less than 7nspp.
25. Applied jitter is sinusoidal.
26. Minimum applied input jitter magnitude to regain synchronization.
27. Loss of synchronization is obtained at slightly higher input jitter amplitudes.
28. Within 10ms of the state, reference or input change.
29. 1UIpp = 125us for 8kHz signals.
30. 1UIpp = 648ns for 1.544MHz signals.
31. 1UIpp = 488ns for 2.048MHz signals.
32. 1UIpp = 323ns for 3.088MHz signals.
33. 1UIpp = 244ns for 4.096MHz signals.
34. 1UIpp = 122ns for 8.192MHz signals.
35. 1UIpp = 61ns for 16.384MHz signals.
36. 1UIpp = 51.44ns for 19.44MHz signals.
37. No filter.
38. 40Hz to 100kHz bandpass filter.
39. With respect to reference input signal frequency.
40. After a RST or TCLR.
41. Master clock duty cycle 40% to 60%.
42. Prior to Holdover Mode, device was in Normal Mode and phase locked.
AC Electrical Characteristics - OSCi 20MHz Master Clock Input
1
2
3
4
5
6
Tolerance
Duty cycle
Rise time
Fall time
Characteristics
±
±
±
±
±
±
230ppm.
198ppm.
130ppm.
0ppm.
32ppm.
100ppm.
±
±
±
0ppm.
32ppm.
100ppm.
±
±
±
32ppm.
100ppm.
0ppm.
Zarlink Semiconductor Inc.
ZL30409
Sym
30
-100
Min
-32
40
-0
+100
Max
+32
+0
60
10
10
Units
ppm
ppm
ppm
ns
ns
%
16,19
17,20
18,21
Conditions/Notes†
Data Sheet

Related parts for ZL30409/DDA