ZL50110 ZARLINK [Zarlink Semiconductor Inc], ZL50110 Datasheet - Page 29

no-image

ZL50110

Manufacturer Part Number
ZL50110
Description
128, 256 and 1024 Channel CESoP Processors
Manufacturer
ZARLINK [Zarlink Semiconductor Inc]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ZL50110GAG2
Manufacturer:
ZARLINK
Quantity:
60
M_MDC
M_MDIO
M0_LINKUP_LED
M0_ACTIVE_LED
M0_GIGABIT_LED
M0_REFCLK
M0_RXCLK
Signal
Signal
I/O
ID/
OT
I/O
I D
I U
O
O
O
O
Table 8 - MII Management Interface Package Ball Definition
Table 9 - MII Port 0 Interface Package Ball Definition
H23
G26
G24 on ZL50110/4
AB23 on ZL50111
AC26
H22
AA24
AB22
Package Balls
Package Balls
Zarlink Semiconductor Inc.
ZL50110/11/14
MII Port 0
29
MII management data clock. Common for all
four MII ports. It has a minimum period of
400ns (maximum freq. 2.5 MHz), and is
independent of the TXCLK and RXCLK.
MII management data I/O. Common for all
four MII ports at up to 2.5 MHz. It is
bi-directional between the ZL50110/11/14
and the Ethernet station management entity.
Data is passed synchronously with respect
to M_MDC.
LED drive for MAC 0 to indicate port is
linked up.
Logic 0 output = LED on
Logic 1 output = LED off
LED drive for MAC 0 to indicate port is
transmitting or receiving packet data.
Logic 0 output = LED on
Logic 1 output = LED off
LED drive for MAC 0 to indicate operation at
Gbps
Logic 0 output = LED on
Logic 1 output = LED off
GMII/TBI - Reference Clock input at
125 MHz. Can be used to lock receive
circuitry (RX) to M0_GTXCLK rather than
recovering the RXCLK (or RBC0 and
RBC1). Useful, for example, in the absence
of valid serial data.
NOTE: In MII mode this pin must be driven
with the same clock as M0_RXCLK.
GMII/MII - M0_RXCLK.
Accepts the following frequencies:
125.0 MHz
25.0 MHz
MII
GMII 1 Gbps
Description
Description
100 Mbps
Data Sheet

Related parts for ZL50110