HM1-6508/883 INTERSIL [Intersil Corporation], HM1-6508/883 Datasheet - Page 7

no-image

HM1-6508/883

Manufacturer Part Number
HM1-6508/883
Description
1024 x 1 CMOS RAM
Manufacturer
INTERSIL [Intersil Corporation]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HM1-6508/883
Manufacturer:
HAR/INT
Quantity:
5 704
Part Number:
HM1-6508/883
Manufacturer:
INTERS
Quantity:
455
Part Number:
HM1-6508/883B
Manufacturer:
HAR/INT
Quantity:
6 100
The write cycle is initiated by the falling edge of E which
latches the address information into the on chip registers.
The write portion of the cycle is defined as both E and W
being low simultaneously. W may go low anytime during the
cycle, provided that the write enable pulse setup time
(TWLEH) is met. The write portion of the cycle is terminated
by the first rising edge of either E or W. Data setup and hold
times must be referenced to the terminating signal.
If a series of consecutive write cycles are to be performed,
the W line may remain low until all desired locations have
been written. When this method is used, data setup and hold
Test Load Circuit
NOTE:
1. Test head capacitance includes stray and jig capacitance.
REFERENCE
TIME
-1
0
1
2
3
4
5
H
H
E
L
L
(NOTE 1) CL
DUT
W
X
X
H
X
X
INPUTS
A
X
V
X
X
X
X
V
HM-6508/883
TRUTH TABLE
D
X
X
X
V
X
X
X
IOH
EQUIVALENT CIRCUIT
6-75
times must be referenced to the rising edge of E. By posi-
tioning the W pulse at different times within the E low time
(TELEH), various types of write cycles may be performed.
If the E low time (TELEH) is greater than the W pulse
(TWLWH), plus an output enable time (TELQX), a combina-
tion read write cycle is executed. Data may be modified an
indefinite number of times during any write cycle (TELEH).
The data input and data output pins may be tied together for
use with a common I/O data bus structure. When using the
RAM in this method, allow a minimum of one output disable
time (TWLQZ) after W goes low before applying input data to
the bus. This will ensure that the output buffers are not active.
OUTPUTS
Q
Z
Z
Z
Z
Z
Z
Z
+
-
1.5V
Memory Disabled
Cycle Begins, Addresses are Latched
Write Period Begins
Data is Written
Write Completed
Prepare for Next Cycle (Same as -1)
Cycle Ends, Next Cycle Begins (Same as 0)
IOL
FUNCTION

Related parts for HM1-6508/883