EP910 ALTERA [Altera Corporation], EP910 Datasheet - Page 21
EP910
Manufacturer Part Number
EP910
Description
The Altera Classic device family offers a solution to high-speed, lowpower logic integration. Fabricated on advanced CMOS technology
Manufacturer
ALTERA [Altera Corporation]
Datasheet
1.EP910.pdf
(42 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
EP9101PC-15
Manufacturer:
ALTERA
Quantity:
5 510
Part Number:
EP9101PC-25
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Company:
Part Number:
EP910ADC-25
Manufacturer:
SEMTECH
Quantity:
5 680
Part Number:
EP910ADC-25
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Altera Corporation
Notes to tables:
(1)
(2)
(3)
(4)
(5)
(6)
(7)
t
t
t
t
t
t
t
t
t
t
t
t
IN
IO
LAD
OD
ZX
XZ
SU
H
IC
ICS
FD
CLR
Table 13. EP610 Internal Timing Parameters
Symbol
These values are specified in
See
timing parameters.
The non-Turbo adder must be added to this parameter when the Turbo Bit option is off.
Sample-tested only for an output change of 500 mV.
The f
Measured with a device programmed as a 16-bit counter.
Sample-tested only. This parameter is a guideline based on extensive device characterization. This parameter
applies for both global and array clocking.
Application Note 78 (Understanding MAX 5000 & Classic Timing)
MAX
Input pad and buffer delay
I/O input pad and buffer delay
Logic array delay
Output buffer and pad delay
Output buffer enable delay
Output buffer disable delay
Register setup time
Register hold time
Array clock delay
Global clock delay
Feedback delay
Register clear time
values represent the highest frequency for pipelined data.
Parameter
Table 3 on page
C1 = 35 pF
C1 = 35 pF
C1 = 5 pF
Conditions
758.
Min
EP610I-10
3.5
3.5
in this data book for more information on Classic
Max
1.5
0.0
5.5
3.0
8.0
6.0
7.5
2.0
1.0
8.5
Min
Classic EPLD Family Data Sheet
EP610I-12
5.0
4.0
Max
4.0
0.0
6.0
2.0
5.0
5.0
8.0
2.0
1.0
9.0
Min
EP610I-15
5.0
7.0
Max
10.0
12.0
4.0
0.0
9.0
2.0
6.0
6.0
2.0
1.0
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
765