LC4256V-75FT256AI Lattice, LC4256V-75FT256AI Datasheet - Page 31

no-image

LC4256V-75FT256AI

Manufacturer Part Number
LC4256V-75FT256AI
Description
CPLD - Complex Programmable Logic Devices ispJTAG 3.3V 7.5ns 256MC 128 I/O IND
Manufacturer
Lattice
Datasheet

Specifications of LC4256V-75FT256AI

Memory Type
EEPROM
Number Of Macrocells
256
Maximum Operating Frequency
178.57 MHz
Delay Time
7.5 ns
Number Of Programmable I/os
160
Operating Supply Voltage
3.3 V
Maximum Operating Temperature
+ 105 C
Minimum Operating Temperature
- 40 C
Package / Case
FTBGA
Mounting Style
SMD/SMT
Number Of Product Terms Per Macro
80
Factory Pack Quantity
450
Supply Current
12.5 mA
Supply Voltage - Max
3.6 V
Supply Voltage - Min
3 V
ispMACH 4000Z Internal Timing Parameters
Lattice Semiconductor
In/Out Delays
t
t
t
t
t
t
Routing/GLB Delays
t
t
t
t
t
t
Register/Latch Delays
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
Control Delays
t
t
t
t
Parameter
IN
GOE
GCLK_IN
BUF
EN
DIS
ROUTE
MCELL
INREG
FBK
PDb
PDi
S
S_PT
ST
ST_PT
H
HT
SIR
SIR_PT
HIR
HIR_PT
COi
CES
CEH
SL
SL_PT
HL
GOi
PDLi
SRi
SRR
BCLK
PTCLK
BSR
PTSR
Input Buffer Delay
Global OE Pin Delay
Global Clock Input Buffer Delay
Delay through Output Buffer
Output Enable Time
Output Disable Time
Delay through GRP
Macrocell Delay
Input Buffer to Macrocell Register Delay
Internal Feedback Delay
5-PT Bypass Propagation Delay
Macrocell Propagation Delay
D-Register Setup Time (Global Clock)
D-Register Setup Time (Product Term Clock)
T-Register Setup Time (Global Clock)
T-register Setup Time (Product Term Clock)
D-Register Hold Time
T-Resister Hold Time
D-Input Register Setup Time (Global Clock)
D-Input Register Setup Time (Product Term Clock)
D-Input Register Hold Time (Global Clock)
D-Input Register Hold Time (Product Term Clock)
Register Clock to Output/Feedback MUX Time
Clock Enable Setup Time
Clock Enable Hold Time
Latch Setup Time (Global Clock)
Latch Setup Time (Product Term Clock)
Latch Hold Time
Latch Gate to Output/Feedback MUX Time
Propagation Delay through Transparent Latch to Output/
Feedback MUX
Asynchronous Reset or Set to Output/Feedback MUX Delay
Asynchronous Reset or Set Recovery Delay
GLB PT Clock Delay
Macrocell PT Clock Delay
GLB PT Set/Reset Delay
Macrocell PT Set/Reset Delay
Description
Over Recommended Operating Conditions
31
ispMACH 4000V/B/C/Z Family Data Sheet
Min.
0.80
1.55
1.45
1.35
1.00
1.40
1.40
0.94
1.06
0.88
1.00
0.00
0.80
1.55
1.40
-35
Max.
0.75
2.25
1.60
0.75
2.25
1.35
1.60
0.65
0.91
0.05
0.40
0.25
0.65
0.40
0.30
0.28
2.00
1.30
1.50
1.10
1.22
Min.
0.95
1.95
1.15
1.75
1.55
1.55
0.90
1.45
1.20
1.00
2.00
0.00
0.95
1.95
1.80
-37
Max.
0.90
1.00
0.25
0.80
2.25
1.60
2.25
1.35
1.60
0.75
0.00
0.40
0.70
0.33
0.25
0.28
1.67
1.50
1.70
1.83
2.02
Min.
0.90
1.90
1.10
2.10
1.80
1.80
1.50
1.45
1.10
1.00
2.00
0.00
0.90
1.90
1.80
-42
Max.
0.75
2.30
1.95
0.90
2.50
2.50
2.15
0.85
1.00
0.00
0.40
0.65
0.65
0.33
0.25
1.27
1.80
1.55
1.55
1.83
1.83
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for LC4256V-75FT256AI