MAX1296AEEG-T Maxim Integrated, MAX1296AEEG-T Datasheet - Page 13

no-image

MAX1296AEEG-T

Manufacturer Part Number
MAX1296AEEG-T
Description
Analog to Digital Converters - ADC
Manufacturer
Maxim Integrated
Datasheet

Specifications of MAX1296AEEG-T

Number Of Channels
2/1
Architecture
SAR
Conversion Rate
420 KSPs
Resolution
12 bit
Input Type
Single-Ended/Pseudo-Differential
Snr
Yes
Interface Type
Parallel
Operating Supply Voltage
4.5 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
QSOP-24
Maximum Power Dissipation
762 mW
Minimum Operating Temperature
- 40 C
Number Of Converters
1
Voltage Reference
2.5 V
To select external clock mode, bits D6 and D7 of the
control byte must be set to 1. Figure 6 shows the clock
and WR timing relationship for internal (Figure 6a) and
external (Figure 6b) acquisition modes with an external
clock. For proper operation, a 100kHz to 7.6MHz clock
frequency with 30% to 70% duty cycle is recommended.
Operating the MAX1294/MAX1296 with clock frequen-
cies lower than 100kHz is not recommended because
the resulting voltage droop across the hold capacitor in
the T/H stage degrades performance.
Figure 6a. External Clock and WR Timing (Internal Acquisition Mode)
Figure 6b. External Clock and WR Timing (External Acquisition Mode)
CLK
CLK
CLK
CLK
WR
WR
WR
WR
with +2.5V Reference and Parallel Interface
t
CWH
ACQMOD = "1"
ACQMOD = "1"
______________________________________________________________________________________
420ksps, +5V, 6-/2-Channel, 12-Bit ADCs
ACQMOD = "0"
ACQMOD = "0"
ACQUISITION STARTS
ACQUISITION STARTS
ACQUISITION STARTS
t
t
DH
DH
External Clock Mode
ACQUISITION STARTS
t
CWS
t
CH
t
CP
t
WR GOES HIGH WHEN CLK IS HIGH
WR GOES HIGH WHEN CLK IS LOW
CL
WR GOES HIGH WHEN CLK IS HIGH
WR GOES HIGH WHEN CLK IS LOW
ACQUISITION ENDS
ACQUISITION ENDS
The input and output data are multiplexed on a three-
state parallel interface (I/O) that can easily be inter-
faced with standard µPs. The signals CS, WR, and RD
control the write and read operations. CS represents
the chip-select signal, which enables a µP to address
the MAX1294/MAX1296 as an I/O port. When high, CS
disables the CLK, WR, and RD inputs and forces the
interface into a high-impedance (high-Z) state.
ACQUISITION ENDS
CONVERSION STARTS
t
CWH
ACQUISITION ENDS
CONVERSION STARTS
ACQMOD = "0"
ACQMOD = "0"
t
CWS
Digital Interface
CONVERSION STARTS
CONVERSION STARTS
13

Related parts for MAX1296AEEG-T