MAX1062CCUB-T Maxim Integrated, MAX1062CCUB-T Datasheet - Page 9

no-image

MAX1062CCUB-T

Manufacturer Part Number
MAX1062CCUB-T
Description
Analog to Digital Converters - ADC
Manufacturer
Maxim Integrated
Datasheet

Specifications of MAX1062CCUB-T

Number Of Channels
1
Architecture
SAR
Conversion Rate
200 KSPs
Resolution
14 bit
Input Type
Single-Ended
Snr
84 dB
Interface Type
QSPI, Serial (SPI, Microwire)
Operating Supply Voltage
2.7 V to 5.25 V, 5 V
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Package / Case
uMAX
Maximum Power Dissipation
444 mW
Minimum Operating Temperature
0 C
Number Of Converters
1
Voltage Reference
4.096 V
The digital interface consists of two inputs, SCLK and
CS, and one output, DOUT. A logic high on CS places
the MAX1062 in shutdown (autoshutdown) and places
DOUT in a high-impedance state. A logic low on CS
places the MAX1062 in the fully powered mode.
To start a conversion, pull CS low. A falling edge on CS
initiates an acquisition. SCLK drives the A/D conversion
and shifts out the conversion results (MSB first) at
DOUT.
Conversion-start and data-read operations are con-
trolled by the CS and SCLK digital inputs (Figures 6
and 7). Ensure that the duty cycle on SCLK is between
40% and 60% at 4.8MHz (the maximum clock frequen-
cy). For lower clock frequencies, ensure that the mini-
mum high and low times are at least 65ns.
Conversions with SCLK rates less than 100kHz may
result in reduced accuracy due to leakage.
Note: Coupling between SCLK and the analog inputs
(AIN and REF) may result in an offset. Variations in fre-
quency, duty cycle, or other aspects of the clock sig-
nal’s shape result in changing offset.
A CS falling edge initiates an acquisition sequence.
The analog input is stored in the capacitive DAC,
DOUT changes from high impedance to logic low, and
the ADC begins to convert after the sixth clock cycle.
SCLK drives the conversion process and shifts out the
conversion result on DOUT.
Figure 6. External Timing Diagram
14-Bit, +5V, 200ksps ADC with 10µA Shutdown
DOUT
SCLK
t
DN
CS
t
CSS
Initialization after Power-Up and
1
_______________________________________________________________________________________
t
ACQ
t
CH
Starting a Conversion
4
Digital Interface
t
CL
Timing and Control
6
t
DO
8
D13
D12
D11
D10
12
D9
Figure 5. Equivalent Input Circuit
SCLK begins shifting out the data (MSB first) after the
falling edge of the 8th SCLK pulse. Twenty-four falling
clock edges are needed to shift out the eight leading
zeros, 14 data bits, and 2 sub-bits (S1 and S0). Extra
clock pulses occurring after the conversion result has
been clocked out, and prior to the rising edge of CS,
produce trailing zeros at DOUT and have no effect on
the converter operation.
Force CS high after reading the conversion’s LSB to
reset the internal registers and place the MAX1062 in
shutdown. For maximum throughput, force CS low
again to initiate the next conversion immediately after
the specified minimum time (t
Note: Forcing CS high in the middle of a conversion
immediately aborts the conversion and places the
MAX1062 in shutdown.
C
SWITCH
D8
AIN
3pF
D7
TRACK
D6
16
HOLD
D5
GND
D4
REF
D3
CAPACITIVE DAC
C
DAC
D2
20
32pF
D1
HOLD
CSW
D0
).
S1
TRACK
ZERO
R
800Ω
IN
S0
24
t
CSH
AUTOZERO
t
TR
RAIL
9

Related parts for MAX1062CCUB-T