CAT25320HU3I-GT3 ON Semiconductor, CAT25320HU3I-GT3 Datasheet - Page 6

no-image

CAT25320HU3I-GT3

Manufacturer Part Number
CAT25320HU3I-GT3
Description
EEPROM 32KB SPI SER CMOS EEPROM
Manufacturer
ON Semiconductor
Datasheet

Specifications of CAT25320HU3I-GT3

Product Category
EEPROM
Rohs
yes
Memory Size
32 Kbit
Organization
4096 x 8
Data Retention
100 yr
Maximum Clock Frequency
10 MHz
Maximum Operating Current
2 mA
Operating Supply Voltage
1.8 V to 5.5 V
Maximum Operating Temperature
+ 130 C
Mounting Style
SMD/SMT
Package / Case
UDFN-8
Interface Type
SPI
Minimum Operating Temperature
- 45 C
state. The device contains a Write Enable Latch (WEL)
which must be set before attempting to write to the memory
array or to the status register. In addition, the address of the
memory location(s) to be written must be outside the
protected area, as defined by BP0 and BP1 bits from the
status register.
The CAT25320 device powers up into a write disable
SCK
SO
CS
SI
SCK
SO
CS
SI
Dashed Line = mode (1, 1)
Dashed Line = mode (1, 1)
0
0
Figure 3. WREN Timing
WRITE OPERATIONS
0
0
Figure 4. WRDI Timing
http://onsemi.com
0
0
HIGH IMPEDANCE
0
0
HIGH IMPEDANCE
6
0
0
Write Enable and Write Disable
Status Register WEL bit are set by sending the WREN
instruction to the CAT25320. Care must be taken to take the
CS input high after the WREN instruction, as otherwise the
Write Enable Latch will not be properly set. WREN timing
is illustrated in Figure 3. The WREN instruction must be
sent prior to any WRITE or WRSR instruction.
WRDI instruction as shown in Figure 4. Disabling write
operations by resetting the WEL bit, will protect the device
against inadvertent writes.
1
The internal Write Enable Latch and the corresponding
The internal write enable latch is reset by sending the
1
1
0
0
0

Related parts for CAT25320HU3I-GT3