KSZ8041FTL-S Micrel, KSZ8041FTL-S Datasheet - Page 17

no-image

KSZ8041FTL-S

Manufacturer Part Number
KSZ8041FTL-S
Description
Ethernet ICs 10/100 PHY Fibre version and SMII
Manufacturer
Micrel
Type
Single Port 10/100 Mb/s Ethernet Physical Layer Transceiverr
Datasheet

Specifications of KSZ8041FTL-S

Rohs
yes
Product
Ethernet Transceivers
Number Of Transceivers
1
Data Rate
10 Mb/s, 100 Mb/s
Supply Voltage - Max
3.465 V
Supply Voltage - Min
3.135 V
Maximum Operating Temperature
+ 70 C
Package / Case
TQFP-48
Ethernet Connection Type
10Base-T, 100Base-FX, 100Base-TX
Maximum Supply Current
58.3 mA
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
KSZ8041FTL-S
Manufacturer:
Micrel Inc
Quantity:
10 000
Micrel, Inc.
KSZ8041TL/FTL
Functional Description
The KSZ8041TL is a single 3.3V supply Fast Ethernet transceiver. It is fully compliant with the IEEE 802.3u Specification.
On the media side, the KSZ8041TL supports 10Base-T and 100Base-TX with HP auto MDI/MDI-X for reliable detection of
and correction for straight-through and crossover cables.
The KSZ8041TL offers a choice of MII, RMII, or SMII data interface connection to a MAC processor. The MII management
bus option gives the MAC processor complete access to the KSZ8041TL control and status registers. Additionally, an
interrupt pin eliminates the need for the processor to poll for PHY status change.
Physical signal transmission and reception are enhanced through the use of patented analog circuitries that make the
design more efficient and allow for lower power consumption and smaller chip die size.
The KSZ8041FTL has all the identical rich features of the KSZ8041TL plus 100Base-FX fiber support.
100Base-TX Transmit
The 100Base-TX transmit function performs parallel-to-serial conversion, 4B/5B coding, scrambling, NRZ-to-NRZI
conversion, and MLT3 encoding and transmission.
The circuitry starts with a parallel-to-serial conversion, which converts the MII data from the MAC into a 125MHz serial bit
stream. The data and control stream is then converted into 4B/5B coding, followed by a scrambler. The serialized data is
further converted from NRZ-to-NRZI format, and then transmitted in MLT3 current output.
The output current is set by an external 6.49 KΩ 1% resistor for the 1:1 transformer ratio. It has typical rise/fall times of 4
ns and complies with the ANSI TP-PMD standard regarding amplitude balance, overshoot and timing jitter. The wave-
shaped 10Base-T output drivers are also incorporated into the 100Base-TX drivers.
100Base-TX Receive
The 100Base-TX receiver function performs adaptive equalization, DC restoration, MLT3-to-NRZI conversion, data and
clock recovery, NRZI-to-NRZ conversion, de-scrambling, 4B/5B decoding, and serial-to-parallel conversion.
The receiving side starts with the equalization filter to compensate for inter-symbol interference (ISI) over the twisted pair
cable. Since the amplitude loss and phase distortion is a function of the cable length, the equalizer must adjust its
characteristics to optimize performance. In this design, the variable equalizer makes an initial estimation based upon
comparisons of incoming signal strength against some known cable characteristics, and then tunes itself for optimization.
This is an ongoing process and self-adjusts against environmental changes such as temperature variations.
Next, the equalized signal goes through a DC restoration and data conversion block. The DC restoration circuit is used to
compensate for the effect of baseline wander and to improve the dynamic range. The differential data conversion circuit
converts the MLT3 format back to NRZI. The slicing threshold is also adaptive.
The clock recovery circuit extracts the 125MHz clock from the edges of the NRZI signal. This recovered clock is then used
to convert the NRZI signal into the NRZ format. This signal is sent through the de-scrambler followed by the 4B/5B
decoder. Finally, the NRZ serial data is converted to the MII format and provided as the input data to the MAC.
PLL Clock Synthesizer
The KSZ8041TL/FTL generates 125 MΗz, 25 MΗz and 20 MΗz clocks for system timing. Internal clocks are generated
from an external 25 MHz crystal or oscillator. In RMII mode, these internal clocks are generated from an external 50 MHz
oscillator or system clock.
Scrambler/De-scrambler (100Base-TX only)
The purpose of the scrambler is to spread the power spectrum of the signal in order to reduce EMI and baseline wander.
10Base-T Transmit
The 10Base-T drivers are incorporated with the 100Base-TX drivers to allow for transmission using the same magnetic.
The drivers also perform internal wave-shaping and pre-emphasize, and output 10Base-T signals with a typical amplitude
of 2.5V peak. The 10Base-T signals have harmonic contents that are at least 27dB below the fundamental frequency
when driven by an all-ones Manchester-encoded signal.
M9999-042707-1.1
April 2007
17

Related parts for KSZ8041FTL-S