72V255LA10TF IDT, 72V255LA10TF Datasheet - Page 11

no-image

72V255LA10TF

Manufacturer Part Number
72V255LA10TF
Description
FIFO 8Kx18 3.3V SUPER SYNC FIFO
Manufacturer
IDT
Datasheet

Specifications of 72V255LA10TF

Part # Aliases
IDT72V255LA10TF
Retransmit setup by setting OR HIGH. During this period, the internal read
pointer is set to the first location of the RAM array.
contents of the first location appear on the outputs. Since FWFT mode is
selected, the first word appears on the outputs, no LOW on REN is
necessary. Reading all subsequent words requires a LOW on REN to
enable the rising edge of RCLK. See Figure 12, Retransmit Timing (FWFT
Mode), for the relevant timing diagram.
IDT72V255LA/72V265LA 3.3 VOLT CMOS SuperSync FIFO™
8,192 x 18, 16,384 x 18
If FWFT mode is selected, the FIFO will mark the beginning of the
When OR goes LOW, Retransmit setup is complete; at the same time, the
11
and PAF flags begin with the rising edge of RCLK that RT is setup. PAE is
synchronized to RCLK, thus on the second rising edge of RCLK after RT is
setup, the PAE flag will be updated. HF is asynchronous, thus the rising
edge of RCLK that RT is setup will update HF. PAF is synchronized to
WCLK, thus the second rising edge of WCLK that occurs t
rising edge of RCLK that RT is setup will update PAF. RT is synchronized to
RCLK.
For either IDT Standard mode or FWFT mode, updating of the PAE, HF
COMMERCIAL AND INDUSTRIAL
TEMPERATURE RANGES
OCTOBER 22, 2008
SKEW
after the

Related parts for 72V255LA10TF