25AA512-I/SM Microchip Technology, 25AA512-I/SM Datasheet - Page 17

no-image

25AA512-I/SM

Manufacturer Part Number
25AA512-I/SM
Description
IC EEPROM 512KBIT 20MHZ 8SOIC
Manufacturer
Microchip Technology
Datasheet

Specifications of 25AA512-I/SM

Memory Size
512K (64K x 8)
Package / Case
8-SOIC (5.3mm Width), 8-SOP, 8-SOEIAJ
Operating Temperature
-40°C ~ 85°C
Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Speed
20MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
1.8 V ~ 5.5 V
Organization
64 K x 8
Interface Type
SPI
Maximum Clock Frequency
20 MHz
Access Time
250 ns
Supply Voltage (max)
5.5 V
Supply Voltage (min)
1.8 V
Maximum Operating Current
7 mA
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Operating Supply Voltage
1.8 V, 5.5 V
Memory Configuration
64K X 8
Ic Interface Type
SPI
Clock Frequency
20MHz
Supply Voltage Range
1.8V To 5.5V
Memory Case Style
SOIJ
No. Of Pins
8
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
25AA512-I/SM
Manufacturer:
MICROCHIP
Quantity:
3 300
Part Number:
25AA512-I/SM
Manufacturer:
MICROCHIP
Quantity:
12 000
Part Number:
25AA512-I/SM
Manufacturer:
MICROCHIP
Quantity:
3 300
Part Number:
25AA512-I/SM
Manufacturer:
MICROCHI
Quantity:
20 000
2.10
The CHIP ERASE instruction will erase all bits (FFh) in
the array. A Write Enable (WREN) instruction must be
given prior to executing a CHIP ERASE. This is done
by setting CS low and then clocking out the proper
instruction into the 25AA512. After all eight bits of the
instruction are transmitted, the CS must be brought
high to set the write enable latch.
The CHIP ERASE instruction is entered by driving the
CS low, followed by the instruction code (Figure 2-10)
onto the SI line.
FIGURE 2-10:
 2010 Microchip Technology Inc.
CHIP ERASE
CHIP ERASE SEQUENCE
SCK
CS
SO
SI
1
0
1
1
High-Impedance
0
2
0
3
The CS pin must be driven high after the eighth bit of
the instruction code has been given or the CHIP
ERASE instruction will not be executed. Once the CS
pin is driven high the self-timed CHIP ERASE instruc-
tion begins. While the device is executing the CHIP
ERASE instruction the WIP bit in the STATUS register
can be read to determine when the CHIP
instruction is complete.
The CHIP ERASE instruction is ignored if either of the
Block Protect bits (BP0, BP1) are not 0, meaning ¼,
½, or all of the array is protected.
0
4
1
5
1
6
1
7
25AA512
DS22021F-page 17
ERASE

Related parts for 25AA512-I/SM