25AA1024-I/SM Microchip Technology, 25AA1024-I/SM Datasheet - Page 17

no-image

25AA1024-I/SM

Manufacturer Part Number
25AA1024-I/SM
Description
IC EEPROM 1MBIT 20MHZ 8SOIC
Manufacturer
Microchip Technology
Datasheet

Specifications of 25AA1024-I/SM

Memory Size
1M (128K x 8)
Package / Case
8-SOIC (5.3mm Width), 8-SOP, 8-SOEIAJ
Operating Temperature
-40°C ~ 85°C
Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Speed
20MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
1.8 V ~ 5.5 V
Organization
128 K x 8
Interface Type
SPI
Maximum Clock Frequency
20 MHz
Access Time
250 ns
Supply Voltage (max)
5.5 V
Supply Voltage (min)
1.8 V
Maximum Operating Current
10 mA
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Operating Supply Voltage
1.8 V, 5.5 V
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
25AA1024-I/SM
Manufacturer:
PANASONIC
Quantity:
30 000
Part Number:
25AA1024-I/SM
Manufacturer:
MCP
Quantity:
3 197
Part Number:
25AA1024-I/SM
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
2.10
The Chip Erase function will erase all bits (FFh) in the
array. A Write Enable (WREN) instruction must be given
prior to executing a Chip Erase. This is done by setting
CS low and then clocking out the proper instruction
into the 25AA1024. After all eight bits of the instruction
are transmitted, the CS must be brought high to set
the write enable latch.
The Chip Erase function is entered by driving the CS
low, followed by the instruction code (Figure 2-10)
onto the SI line.
FIGURE 2-10:
 2010 Microchip Technology Inc.
CHIP ERASE
CHIP ERASE SEQUENCE
SCK
CS
SO
SI
1
0
1
1
High-Impedance
0
2
0
3
The CS pin must be driven high after the eighth bit of
the instruction code has been given or the Chip Erase
function will not be executed. Once the CS pin is
driven high, the self-timed Chip Erase function begins.
While the device is executing the Chip Erase function
the WIP bit in the STATUS register can be read to
determine when the Chip Erase function is complete.
The Chip Erase function is ignored if either of the
Block Protect bits (BP0, BP1) are not 0, meaning ¼,
½, or all of the array is protected.
0
4
1
5
1
6
1
7
25AA1024
DS21836H-page 17

Related parts for 25AA1024-I/SM