M24C64-WMN6TP STMicroelectronics, M24C64-WMN6TP Datasheet - Page 21

IC EEPROM 64KBIT 400KHZ 8SOIC

M24C64-WMN6TP

Manufacturer Part Number
M24C64-WMN6TP
Description
IC EEPROM 64KBIT 400KHZ 8SOIC
Manufacturer
STMicroelectronics
Datasheets

Specifications of M24C64-WMN6TP

Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Memory Size
64K (8K x 8)
Speed
400kHz
Interface
I²C, 2-Wire Serial
Voltage - Supply
2.5 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (3.9mm Width)
Density
64Kb
Interface Type
Serial (I2C)
Organization
8Kx8
Access Time (max)
900ns
Frequency (max)
400KHz
Write Protection
Yes
Data Retention
40Year
Operating Supply Voltage (typ)
3.3/5V
Package Type
SOIC
Operating Temp Range
-40C to 85C
Supply Current
5mA
Operating Supply Voltage (min)
2.5V
Operating Supply Voltage (max)
5.5V
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
8
Maximum Clock Frequency
0.4 MHz
Access Time
900 ns
Supply Voltage (max)
5.5 V
Supply Voltage (min)
2.5 V
Maximum Operating Current
2 mA
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Operating Supply Voltage
3.3 V, 5 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
497-8650-2
M24C64-WMN6TP
Q2040217A

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M24C64-WMN6TP
Manufacturer:
STMicroelectronics
Quantity:
20 000
Part Number:
M24C64-WMN6TP
Manufacturer:
ST
Quantity:
1 032
Part Number:
M24C64-WMN6TP
Manufacturer:
ST
Quantity:
1 614
Part Number:
M24C64-WMN6TP
Manufacturer:
ST
Quantity:
1 989
Part Number:
M24C64-WMN6TP
Manufacturer:
STM
Quantity:
2 000
Part Number:
M24C64-WMN6TP
Manufacturer:
ST
Quantity:
2 394
Part Number:
M24C64-WMN6TP
Manufacturer:
ST
Quantity:
220
Part Number:
M24C64-WMN6TP
Manufacturer:
ST
Quantity:
20 000
Part Number:
M24C64-WMN6TP
0
Company:
Part Number:
M24C64-WMN6TP
Quantity:
2 500
Company:
Part Number:
M24C64-WMN6TP
Quantity:
505
M24C64-DF, M24C64-W, M24C64-R, M24C64-F
4.13
4.14
4.15
4.16
4.17
Read operations
Read operations are performed independently of the state of the Write Control (WC) signal.
After the successful completion of a Read operation, the device’s internal address counter is
incremented by one, to point to the next byte address.
Random Address Read
A dummy Write is first performed to load the address into this address counter (as shown in
Figure
condition, and repeats the device select code, with the Read/Write bit (RW) set to 1. The
device acknowledges this, and outputs the contents of the addressed byte. The bus master
must not acknowledge the byte, and terminates the transfer with a Stop condition.
Current Address Read
For the Current Address Read operation, following a Start condition, the bus master only
sends a device select code with the Read/Write bit (RW) set to 1. The device acknowledges
this, and outputs the byte addressed by the internal address counter. The counter is then
incremented. The bus master terminates the transfer with a Stop condition, as shown in
Figure
Sequential Read
This operation can be used after a Current Address Read or a Random Address Read. The
bus master does acknowledge the data byte output, and sends additional clock pulses so
that the device continues to output the next byte in sequence. To terminate the stream of
bytes, the bus master must not acknowledge the last byte, and must generate a Stop
condition, as shown in
The output data comes from consecutive addresses, with the internal address counter
automatically incremented after each byte output. After the last memory address, the
address counter ‘rolls-over’, and the device continues to output data from memory
address 00h.
Read Identification Page (M24C64-D)
The Identification Page (32 bytes) is an additional page which can be written and (later)
permanently locked in Read-only mode.
The Identification Page can be read by issuing an Read Identification Page instruction. This
instruction uses the same protocol and format as the Random Address Read (from memory
array) with device type identifier defined as 1011b. The MSB address bits A15/A5 are don't
care, the LSB address bits A4/A0 define the byte address inside the Identification Page. The
number of bytes to read in the ID page must not exceed the page boundary (e.g.: when
reading the Identification Page from location 10d, the number of bytes should be less than
or equal to 22, as the ID page boundary is 32 bytes).
If the Identification Page is locked, the data bytes are read as FFh.
12) but without sending a Stop condition. Then, the bus master sends another Start
12, without acknowledging the Byte.
Figure
Doc ID 16891 Rev 23
12.
Device operation
21/44

Related parts for M24C64-WMN6TP