M25P32-VME6G NUMONYX, M25P32-VME6G Datasheet - Page 31

IC FLASH 32MBIT 75MHZ 8VDFPN

M25P32-VME6G

Manufacturer Part Number
M25P32-VME6G
Description
IC FLASH 32MBIT 75MHZ 8VDFPN
Manufacturer
NUMONYX
Series
Forté™r
Datasheets

Specifications of M25P32-VME6G

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
32M (4M x 8)
Speed
75MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-VDFPN
Clock Frequency
50MHz
Supply Voltage Range
2.7V To 3.6V
Memory Case Style
VDFPN
No. Of Pins
8
Base Number
25
Frequency
75MHz
Ic Generic
RoHS Compliant
Memory Configuration
4M X 8
Interface Type
Serial, SPI
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M25P32-VME6G
Manufacturer:
Numonyx/ST Micro
Quantity:
34 441
Part Number:
M25P32-VME6G
Manufacturer:
MICRON
Quantity:
2 180
Part Number:
M25P32-VME6G
Manufacturer:
MICRON
Quantity:
50
Part Number:
M25P32-VME6G
Manufacturer:
ST
0
Part Number:
M25P32-VME6G
Manufacturer:
MICRON/镁光
Quantity:
20 000
Part Number:
M25P32-VME6G-PBF-T2
Quantity:
18 474
Part Number:
M25P32-VME6G-PBF-T2
Manufacturer:
ST
Quantity:
1 000
Part Number:
M25P32-VME6G-PBF-T2
Manufacturer:
ST
0
6.9
Sector Erase (SE)
The Sector Erase (SE) instruction sets to 1 (FFh) all bits inside the chosen sector. Before it
can be accepted, a Write Enable (WREN) instruction must previously have been executed.
After the Write Enable (WREN) instruction has been decoded, the device sets the Write
Enable Latch (WEL).
The Sector Erase (SE) instruction is entered by driving Chip Select (S) Low, followed by the
instruction code, and three address bytes on Serial Data Input (D). Any address inside the
Sector (see
must be driven Low for the entire duration of the sequence.
The instruction sequence is shown in
Chip Select (S) must be driven High after the eighth bit of the last address byte has been
latched in, otherwise the Sector Erase (SE) instruction is not executed. As soon as Chip
Select (S) is driven High, the self-timed Sector Erase cycle (whose duration is t
initiated. While the Sector Erase cycle is in progress, the Status Register may be read to
check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1
during the self-timed Sector Erase cycle, and is 0 when it is completed. At some unspecified
time before the cycle is completed, the Write Enable Latch (WEL) bit is reset.
A Sector Erase (SE) instruction applied to a page which is protected by the Block Protect
(BP2, BP1, BP0) bits (see
Figure 16. Sector Erase (SE) instruction sequence
1. Address bits A23 to A22 are Don’t Care.
S
C
D
Table
3) is a valid address for the Sector Erase (SE) instruction. Chip Select (S)
0
Table 2
1
2
Instruction
3
and
4
Figure
5
Table
6
7
16.
3) is not executed.
MSB
23 22
8
9
24 Bit Address
2
29 30 31
1
0
AI03751D
SE
) is
31/54

Related parts for M25P32-VME6G