MC68HC908QY1MDW Freescale Semiconductor, MC68HC908QY1MDW Datasheet - Page 54

no-image

MC68HC908QY1MDW

Manufacturer Part Number
MC68HC908QY1MDW
Description
8-bit Microcontrollers - MCU 8 Bit 8MHz
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MC68HC908QY1MDW

Product Category
8-bit Microcontrollers - MCU
Rohs
yes
Core
HC08
Data Bus Width
8 bit
Maximum Clock Frequency
8 MHz
Program Memory Size
1.5 KB
Data Ram Size
128 B
On-chip Adc
No
Operating Supply Voltage
3.3 V to 5.5 V
Operating Temperature Range
- 40 C to + 85 C
Package / Case
SOIC-16
Mounting Style
SMD/SMT
Maximum Operating Temperature
+ 125 C
Minimum Operating Temperature
- 40 C
Number Of Programmable I/os
13
Number Of Timers
2
Program Memory Type
Flash
Factory Pack Quantity
47
Supply Voltage - Max
5.5 V
Supply Voltage - Min
2.7 V
Configuration Register (CONFIG)
IRQPUD — IRQ Pin Pullup Control Bit
IRQEN — IRQ Pin Function Selection Bit
OSCOPT1 and OSCOPT0 — Selection Bits for Oscillator Option
RSTEN — RST Pin Function Selection
COPRS (Out of STOP Mode) — COP Reset Period Selection Bit
COPRS (In STOP Mode) — Auto Wakeup Period Selection Bit
LVISTOP — LVI Enable in Stop Mode Bit
LVIRSTD — LVI Reset Disable Bit
54
(0, 0) Internal oscillator
(0, 1) External oscillator
(1, 0) External RC oscillator
(1, 1) External XTAL oscillator
When the LVIPWRD bit is clear, setting the LVISTOP bit enables the LVI to operate during stop mode.
Reset clears LVISTOP.
LVIRSTD disables the reset signal from the LVI module.
1 = Internal pullup is disconnected
0 = Internal pullup is connected between IRQ pin and V
1 = Interrupt request function active in pin
0 = Interrupt request function inactive in pin
1 = Reset function active in pin
0 = Reset function inactive in pin
1 = COP reset short cycle = 8176 × BUSCLKX4
0 = COP reset long cycle = 262,128 × BUSCLKX4
1 = Auto wakeup short cycle = 512 × INTRCOSC
0 = Auto wakeup long cycle = 16,384 × INTRCOSC
1 = LVI enabled during stop mode
0 = LVI disabled during stop mode
1 = LVI module resets disabled
0 = LVI module resets enabled
Address: $001F
The RSTEN bit is cleared by a power-on reset (POR) only. Other resets will
leave this bit unaffected.
Reset:
Read:
Write:
POR:
U = Unaffected
COPRS
Bit 7
0
0
Figure 5-2. Configuration Register 1 (CONFIG1)
LVISTOP
MC68HC908QY/QT Family Data Sheet, Rev. 6
6
0
0
LVIRSTD
5
0
0
LVIPWRD
NOTE
4
0
0
LVI5OR3
U
3
0
DD
SSREC
2
0
0
STOP
1
0
0
Freescale Semiconductor
COPD
Bit 0
0
0

Related parts for MC68HC908QY1MDW