CAT24C128LI-G ON Semiconductor, CAT24C128LI-G Datasheet - Page 6

no-image

CAT24C128LI-G

Manufacturer Part Number
CAT24C128LI-G
Description
IC EEPROM 128KBIT 400KHZ 8DIP
Manufacturer
ON Semiconductor
Datasheet

Specifications of CAT24C128LI-G

Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Memory Size
128K (16K x 8)
Speed
400kHz
Interface
I²C, 2-Wire Serial
Voltage - Supply
1.8 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-DIP (0.300", 7.62mm)
Organization
16 K x 8
Interface Type
I2C
Maximum Clock Frequency
0.4 MHz
Access Time
900 ns
Supply Voltage (max)
5.5 V
Supply Voltage (min)
1.8 V
Maximum Operating Current
3 mA
Maximum Operating Temperature
+ 85 C
Mounting Style
Through Hole
Minimum Operating Temperature
- 40 C
Operating Supply Voltage
2.5 V, 3.3 V, 5 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
24C128LI-G

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CAT24C128LI-G
Manufacturer:
ON Semiconductor
Quantity:
42
Write Operations
Byte Write
the CAT24C128 will interpret the next two bytes as address
bytes. These bytes are used to initialize the internal address
counter; the 2 most significant bits are ‘don’t care’, the next
8 point to one of 256 available pages and the last 6 point to
a location within a 64 byte page. A byte following the
address bytes will be interpreted as data. The data will be
loaded into the Page Write Buffer and will eventually be
written to memory at the address specified by the 14 active
address bits provided earlier. The CAT24C128 will
acknowledge the Slave address, address bytes and data byte.
The Master then starts the internal Write cycle by issuing a
STOP condition (Figure 6). During the internal Write cycle
(t
or Write requests will be ignored (Figure 7).
Page Write
the 1
to 64 bytes can be written simultaneously during one
internal Write cycle (Figure 8). If more data bytes are loaded
than locations available to the end of page, then loading will
continue from the beginning of page, i.e. the page address is
WR
Upon receiving a Slave address with the R/W bit set to ‘0’,
By continuing to load data into the Page Write Buffer after
), the SDA output will be tri−stated and additional Read
st
SCL
SDA
data byte and before issuing the STOP condition, up
BUS ACTIVITY:
MASTER
SLAVE
* = Don’t Care Bit
8th Bit
Byte n
S
S
A
R
T
T
ADDRESS
SLAVE
ACK
Figure 6. Byte Write Sequence
Figure 7. Write Cycle Timing
C
A
K
* *
http://onsemi.com
ADDRESS
a
BYTE
13
−a
STOP
CONDITION
6
8
latched and the address count automatically increments to
and then wraps−around at the page boundary. Previously
loaded data can thus be overwritten by new data. What is
eventually written to memory reflects the latest Page Write
Buffer contents. Only data loaded within the most recent
Page Write sequence will be written to memory.
Acknowledge Polling
ascertained by sending Read or Write requests immediately
following the STOP condition that initiated the internal
Write cycle. As long as internal Write is in progress, the
CAT24C128 will not acknowledge the Slave address.
Hardware Write Protection
protected against Write operations. If the WP pin is left
floating or is grounded, it has no impact on the operation of
the CAT24C128. The state of the WP pin is strobed on the
last falling edge of SCL immediately preceding the first data
byte (Figure 9). If the WP pin is HIGH during the strobe
interval, the CAT24C128 will not acknowledge the data byte
and the Write request will be rejected.
Delivery State
The CAT24C128 is shipped erased, i.e., all bytes are FFh.
The ready/busy status of the CAT24C128 can be
With the WP pin held HIGH, the entire memory is
A
C
K
ADDRESS
BYTE
a
t
WR
7
−a
0
C
A
K
START
CONDITION
DATA
BYTE
C
A
K
P
O
S
P
T
ADDRESS

Related parts for CAT24C128LI-G