M25PX32-VZM6F NUMONYX, M25PX32-VZM6F Datasheet - Page 29

no-image

M25PX32-VZM6F

Manufacturer Part Number
M25PX32-VZM6F
Description
IC FLASH 32MBIT 75MHZ 24TBGA
Manufacturer
NUMONYX
Series
Forté™r
Datasheet

Specifications of M25PX32-VZM6F

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
32M (4M x 8)
Speed
75MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
24-TBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
M25PX32-VZM6FTR

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M25PX32-VZM6F
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
M25PX32-VZM6F
Manufacturer:
ST
0
Part Number:
M25PX32-VZM6FBA
Manufacturer:
ST
0
Part Number:
M25PX32-VZM6FBA
Manufacturer:
MICRON
Quantity:
20 000
6.4
6.4.1
6.4.2
6.4.3
Read Status Register (RDSR)
The Read Status Register (RDSR) instruction allows the Status Register to be read. The
Status Register may be read at any time, even while a Program, Erase or Write Status
Register cycle is in progress. When one of these cycles is in progress, it is recommended to
check the Write In Progress (WIP) bit before sending a new instruction to the device. It is
also possible to read the Status Register continuously, as shown in
Table 7.
The status and control bits of the Status Register are as follows:
WIP bit
The Write In Progress (WIP) bit indicates whether the memory is busy with a Write Status
Register, Program or Erase cycle. When set to 1, such a cycle is in progress, when reset to
0 no such cycle is in progress.
WEL bit
The Write Enable Latch (WEL) bit indicates the status of the internal Write Enable Latch.
When set to 1 the internal Write Enable Latch is set, when set to 0 the internal Write Enable
Latch is reset and no Write Status Register, Program or Erase instruction is accepted.
BP2, BP1, BP0 bits
The Block Protect (BP2, BP1, BP0) bits are non-volatile. They define the size of the area to
be software protected against Program and Erase instructions. These bits are written with
the Write Status Register (WRSR) instruction. When one or more of the Block Protect (BP2,
BP1, BP0) bits is set to 1, the relevant memory area (as defined in
protected against Page Program (PP) and Sector Erase (SE) instructions. The Block Protect
(BP2, BP1, BP0) bits can be written provided that the Hardware Protected mode has not
been set. The Bulk Erase (BE) instruction is executed if, and only if, all Block Protect (BP2,
BP1, BP0) bits are 0.
Status Register Write Protect
SRWD
b7
Status Register format
0
Top/Bottom bit
TB
BP2
Block Protect bits
BP1
Write Enable Latch bit
BP0
Table
Figure
WEL
Write In Progress bit
3) becomes
12.
WIP
b0
29/68

Related parts for M25PX32-VZM6F