W25Q32BVZPIG Winbond Electronics, W25Q32BVZPIG Datasheet - Page 35

no-image

W25Q32BVZPIG

Manufacturer Part Number
W25Q32BVZPIG
Description
IC SPI FLASH 32MBIT 8WSON
Manufacturer
Winbond Electronics
Datasheet

Specifications of W25Q32BVZPIG

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
32M (4M x 8)
Speed
104MHz
Interface
SPI Serial
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-WSON
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
W25Q32BVZPIG
Manufacturer:
Winbond
Quantity:
195
Part Number:
W25Q32BVZPIG
Manufacturer:
WINBOND/华邦
Quantity:
20 000
7.2.16 Word Read Quad I/O (E7h)
The Word Read Quad I/O (E7h) instruction is similar to the Fast Read Quad I/O (EBh) instruction except
that the lowest Address bit (A0) must equal 0 and only two Dummy clocks are required prior to the data
output. The Quad I/O dramatically reduces instruction overhead allowing faster random access for code
execution (XIP) directly from the Quad SPI. The Quad Enable bit (QE) of Status Register-2 must be set to
enable the Word Read Quad I/O Instruction.
Word Read Quad I/O with “Continuous Read Mode”
The Word Read Quad I/O instruction can further reduce instruction overhead through setting the
“Continuous Read Mode” bits (M7-0) after the input Address bits (A23-0), as shown in Figure 15a. The
upper nibble of the (M7-4) controls the length of the next Fast Read Quad I/O instruction through the
inclusion or exclusion of the first byte instruction code. The lower nibble bits of the (M3-0) are don’t care
(“x”). However, the IO pins should be high-impedance prior to the falling edge of the first data out clock.
If the “Continuous Read Mode” bits M5-4 = (1,0), then the next Fast Read Quad I/O instruction (after /CS
is raised and then lowered) does not require the E7h instruction code, as shown in Figure 15b. This
reduces the instruction sequence by eight clocks and allows the Read address to be immediately entered
after /CS is asserted low. If the “Continuous Read Mode” bits M5-4 do not equal to (1,0), the next
instruction (after /CS is raised and then lowered) requires the first byte instruction code, thus returning to
normal operation. A “Continuous Read Mode” Reset instruction can also be used to reset (M7-0) before
issuing normal instructions (See 7.2.20 for detail descriptions).
CLK
/CS
IO
IO
IO
IO
0
1
2
3
Mode 3
Mode 0
Figure 15a. Word Read Quad I/O Instruction Sequence (Initial instruction or previous M5-4
0
1
Instruction (E7h)
2
3
4
5
6
7
20
21
22
23
A23-16
8
16
17
18
19
- 35 -
9
12
13
14
15
A15-8
10
10
11
8
9
11
4
5
6
7
12
A7-0
0
1
2
3
13
4
5
6
7
14
Publication Release Date: April 01, 2011
M7-0
0
1
2
3
15
Dummy
16
17
4
5
6
7
Byte 1
18
W25Q32BV
0
1
2
3
19
IOs switch from
Input to Output
10)
4
5
6
7
Byte 2
20
0
1
2
3
21
Revision F
4
5
6
7
Byte 3

Related parts for W25Q32BVZPIG