AT24C02BN-SH-T Atmel, AT24C02BN-SH-T Datasheet - Page 9

IC EEPROM 2KBIT 1MHZ 8SOIC

AT24C02BN-SH-T

Manufacturer Part Number
AT24C02BN-SH-T
Description
IC EEPROM 2KBIT 1MHZ 8SOIC
Manufacturer
Atmel
Datasheet

Specifications of AT24C02BN-SH-T

Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Memory Size
2K (256 x 8)
Speed
400kHz, 1MHz
Interface
I²C, 2-Wire Serial
Voltage - Supply
1.8 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (3.9mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
AT24C02BN-10SU-1.8 SL383
AT24C02BN-10SU-1.8 SL383

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT24C02BN-SH-T
Manufacturer:
ATMEL
Quantity:
10 000
Part Number:
AT24C02BN-SH-T
Manufacturer:
ATMEL
Quantity:
4 400
Part Number:
AT24C02BN-SH-T
Manufacturer:
ALMEL
Quantity:
2
Part Number:
AT24C02BN-SH-T
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
6. Device Addressing
7. Write Operations
5126H–SEEPR–8/07
The 2K EEPROM device requires an 8-bit device address word following a start condition to
enable the chip for a read or write operation (refer to
The device address word consists of a mandatory one, zero sequence for the first four most sig-
nificant bits as shown. This is common to all the EEPROM devices.
The next 3 bits are the A2, A1 and A0 device address bits for the 2K EEPROM. These 3 bits
must compare to their corresponding hard-wired input pins.
The eighth bit of the device address is the read/write operation select bit. A read operation is ini-
tiated if this bit is high and a write operation is initiated if this bit is low.
Upon a compare of the device address, the EEPROM will output a zero. If a compare is not
made, the chip will return to a standby state.
BYTE WRITE: A write operation requires an 8-bit data word address following the device
address word and acknowledgment. Upon receipt of this address, the EEPROM will again
respond with a zero and then clock in the first 8-bit data word. Following receipt of the 8-bit data
word, the EEPROM will output a zero and the addressing device, such as a microcontroller,
must terminate the write sequence with a stop condition. At this time the EEPROM enters an
internally timed write cycle, t
write cycle and the EEPROM will not respond until the write is complete (see
11).
PAGE WRITE: The 2K EEPROM is capable of an 8-byte page write.
A page write is initiated the same as a byte write, but the microcontroller does not send a stop
condition after the first data word is clocked in. Instead, after the EEPROM acknowledges
receipt of the first data word, the microcontroller can transmit up to seven data words. The
EEPROM will respond with a zero after each data word received. The microcontroller must ter-
minate the page write sequence with a stop condition (see
The data word address lower three bits are internally incremented following the receipt of each
data word. The higher data word address bits are not incremented, retaining the memory page
row location. When the word address, internally generated, reaches the page boundary, the fol-
lowing byte is placed at the beginning of the same page. If more than eight data words are
transmitted to the EEPROM, the data word address will “roll over” and previous data will be
overwritten.
ACKNOWLEDGE POLLING: Once the internally timed write cycle has started and the
EEPROM inputs are disabled, acknowledge polling can be initiated. This involves sending a
start condition followed by the device address word. The read/write bit is representative of the
operation desired. Only if the internal write cycle has completed will the EEPROM respond with
a zero allowing the read or write sequence to continue.
WR
, to the nonvolatile memory. All inputs are disabled during this
Figure
Figure 8-3 on page
8-1).
AT24C02B
Figure 8-2 on page
11).
9

Related parts for AT24C02BN-SH-T