IS42S16100C1-7BLI-TR ISSI, Integrated Silicon Solution Inc, IS42S16100C1-7BLI-TR Datasheet - Page 17

no-image

IS42S16100C1-7BLI-TR

Manufacturer Part Number
IS42S16100C1-7BLI-TR
Description
IC SDRAM 16MBIT 143MHZ 60BGA
Manufacturer
ISSI, Integrated Silicon Solution Inc
Datasheet

Specifications of IS42S16100C1-7BLI-TR

Format - Memory
RAM
Memory Type
SDRAM
Memory Size
16M (1M x 16)
Speed
143MHz
Interface
Parallel
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
60-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IS42S16100C1-7BLI-TR
Manufacturer:
ISSI, Integrated Silicon Solution Inc
Quantity:
10 000
IS42S16100C1
OPERATION COMMAND TABLE
Current State Command
Notes:
1. H: HIGH level input, L: LOW level input, X: HIGH or LOW level input, V: Valid data input
2. All input signals are latched on the rising edge of the CLK signal.
3. Both banks must be placed in the inactive (idle) state in advance.
4. The state of the A0 to A11 pins is loaded into the mode register as an OP code.
5. The row address is generated automatically internally at this time. The DQ pin and the address pin data is ignored.
6. During a self-refresh operation, all pin data (states) other than CKE is ignored.
7. The selected bank must be placed in the inactive (idle) state in advance.
8. The selected bank must be placed in the active state in advance.
9. This command is valid only when the burst length set to full page.
10. This is possible depending on the state of the bank selected by the A11 pin.
11. Time to switch internal busses is required.
12. The IS42S16100C1 can be switched to power-down mode by dropping the CKE pin LOW when both banks in the idle
state. Input pins other than CKE are ignored at this time.
13. The IS42S16100C1 can be switched to self-refresh mode by dropping the CKE pin LOW when both banks in the idle state.
Input pins other than CKE are ignored at this time.
14. Possible if t
15. Illegal if t
16. The conditions for burst interruption must be observed. Also note that the IS42S16100C1 will enter the precharged state
immediately after the burst operation completes if auto-precharge is selected.
17. Command input becomes possible after the period t
precharged state immediately after the burst operation completes if auto-precharge is selected.
18. A8,A9 = don’t care.
Integrated Silicon Solution, Inc. — www.issi.com
Rev. F
08/24/09
Write Recovery
With Auto-
Precharge
Refresh
Mode Register DESL
Set
ras
rrd
is not satisfied.
DESL
NOP
BST
READ/READA
WRIT/WRITA
ACT
PRE/PALL
REF/SELF
MRS
DESL
NOP
BST
READ/READA
WRIT/WRITA
ACT
PRE/PALL
REF/SELF
MRS
NOP
BST
READ/READA
WRIT/WRITA
ACT
PRE/PALL
REF/SELF
MRS
is satisfied.
Operation
No Operation, Idle State After t
No Operation, Idle State After t
No Operation, Idle State After t
Illegal
Illegal
Illegal
Illegal
Illegal
Illegal
No Operation, Idle State After t
No Operation, Idle State After t
No Operation, Idle State After t
Illegal
Illegal
Illegal
Illegal
Illegal
Illegal
No Operation, Idle State After t
No Operation, Idle State After t
No Operation, Idle State After t
Illegal
Illegal
Illegal
Illegal
Illegal
Illegal
(10)
(10)
(10)
(10)
(1,2)
rcd
has elapsed. Also note that the IS42S16100C1 will enter the
dal
dal
dal
rp
rp
rp
mcd
mcd
mcd
Has Elapsed
Has Elapsed
Has Elapsed
Has Elapsed
Has Elapsed
Has Elapsed
Has Elapsed
Has Elapsed
Has Elapsed
CS RAS CAS WE A11 A10 A9-A0
H
H
H
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
X
H
H
H
H
X
H
H
H
H
X
H
H
H
H
L
L
L
L
L
L
L
L
L
L
L
L
X
H
H
H
H
X
H
H
H
H
X
H
H
H
H
L
L
L
L
L
L
L
L
L
L
L
L
X
H
H
H
H
X
H
H
H
H
X
H
H
H
H
L
L
L
L
L
L
L
L
L
L
L
L
X
X
X
V
V
V
V
X
X
X
X
V
V
V
V
X
X
X
X
V
V
V
V
X
OP CODE
OP CODE
OP CODE
X
X
X
V
V
V
V
X
X
X
X
V
V
V
V
X
X
X
X
V
V
V
V
X
V
V
V
V
V
V
V
V
V
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
(18)
(18)
(18)
(18)
(18)
(18)
(18)
(18)
(18)
17

Related parts for IS42S16100C1-7BLI-TR