M24C64-WMN6T STMicroelectronics, M24C64-WMN6T Datasheet - Page 13

IC EEPROM 64KBIT 400KHZ 8SOIC

M24C64-WMN6T

Manufacturer Part Number
M24C64-WMN6T
Description
IC EEPROM 64KBIT 400KHZ 8SOIC
Manufacturer
STMicroelectronics
Datasheet

Specifications of M24C64-WMN6T

Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Memory Size
64K (8K x 8)
Speed
400kHz
Interface
I²C, 2-Wire Serial
Voltage - Supply
2.5 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (3.9mm Width)
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
497-1620-2

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M24C64-WMN6T
Manufacturer:
ST
Quantity:
1 000
Part Number:
M24C64-WMN6T
Manufacturer:
ST
Quantity:
1 440
Part Number:
M24C64-WMN6T
Manufacturer:
ST
0
Part Number:
M24C64-WMN6T
Manufacturer:
ST
Quantity:
20 000
Part Number:
M24C64-WMN6T(B)
Manufacturer:
ST
0
Part Number:
M24C64-WMN6TG
Manufacturer:
ST
0
Part Number:
M24C64-WMN6TP
Manufacturer:
STMicroelectronics
Quantity:
20 000
Part Number:
M24C64-WMN6TP
Manufacturer:
ST
Quantity:
220
Part Number:
M24C64-WMN6TP
Manufacturer:
ST
Quantity:
20 000
Part Number:
M24C64-WMN6TP
0
Company:
Part Number:
M24C64-WMN6TP
Quantity:
2 500
Company:
Part Number:
M24C64-WMN6TP
Quantity:
505
M24C64-DF, M24C64-W, M24C64-R, M24C64-F
4
4.1
4.2
4.3
4.4
Device operation
The device supports the I
data on to the bus is defined to be a transmitter, and any device that reads the data to be a
receiver. The device that controls the data transfer is known as the bus master, and the
other as the slave device. A data transfer can only be initiated by the bus master, which will
also provide the serial clock for synchronization. The device is always a slave in all
communications.
Start condition
Start is identified by a falling edge of Serial Data (SDA) while Serial Clock (SCL) is stable in
the high state. A Start condition must precede any data transfer command. The device
continuously monitors (except during a Write cycle) Serial Data (SDA) and Serial Clock
(SCL) for a Start condition.
Stop condition
Stop is identified by a rising edge of Serial Data (SDA) while Serial Clock (SCL) is stable
and driven high. A Stop condition terminates communication between the device and the
bus master. A Read command that is followed by NoAck can be followed by a Stop condition
to force the device into the Standby mode. A Stop condition at the end of a Write command
triggers the internal Write cycle.
Acknowledge bit (ACK)
The acknowledge bit is used to indicate a successful byte transfer. The bus transmitter,
whether it be bus master or slave device, releases Serial Data (SDA) after sending eight bits
of data. During the 9
acknowledge the receipt of the eight data bits.
Data Input
During data input, the device samples Serial Data (SDA) on the rising edge of Serial Clock
(SCL). For correct device operation, Serial Data (SDA) must be stable during the rising edge
of Serial Clock (SCL), and the Serial Data (SDA) signal must change only when Serial Clock
(SCL) is driven low.
th
clock pulse period, the receiver pulls Serial Data (SDA) low to
2
C protocol. This is summarized in
Doc ID 16891 Rev 23
Figure
7. Any device that sends
Device operation
13/44

Related parts for M24C64-WMN6T