M25P20-VMP6 NUMONYX, M25P20-VMP6 Datasheet - Page 20

no-image

M25P20-VMP6

Manufacturer Part Number
M25P20-VMP6
Description
IC FLASH 2MBIT 50MHZ 8VFQFPN
Manufacturer
NUMONYX
Series
Forté™r
Datasheet

Specifications of M25P20-VMP6

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
2M (256K x 8)
Speed
50MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-VFQFN, 8-VFQFPN
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
497-3595

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M25P20-VMP6
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
M25P20-VMP6
Manufacturer:
ST
0
Part Number:
M25P20-VMP6G
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
M25P20-VMP6G
Manufacturer:
ST
0
Part Number:
M25P20-VMP6G
Manufacturer:
ST
Quantity:
20 000
Part Number:
M25P20-VMP6GB
Manufacturer:
MICRON
Quantity:
5 600
Part Number:
M25P20-VMP6TG
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
M25P20-VMP6TGB
Manufacturer:
PERICOM
Quantity:
7 600
Company:
Part Number:
M25P20-VMP6TGB
Quantity:
2 899
M25P20
Sector Erase (SE)
The Sector Erase (SE) instruction sets to 1 (FFh)
all bits inside the chosen sector. Before it can be
accepted, a Write Enable (WREN) instruction
must previously have been executed. After the
Write Enable (WREN) instruction has been decod-
ed, the device sets the Write Enable Latch (WEL).
The Sector Erase (SE) instruction is entered by
driving Chip Select (S) Low, followed by the in-
struction code, and three address bytes on Serial
Data Input (D). Any address inside the Sector (see
Table
(SE) instruction. Chip Select (S) must be driven
Low for the entire duration of the sequence.
The instruction sequence is shown in
Figure 15. Sector Erase (SE) Instruction Sequence
Note: Address bits A23 to A18 are Don’t Care.
20/40
3.) is a valid address for the Sector Erase
S
C
D
0
1
2
Instruction
3
Figure
4
5
15..
6
7
MSB
23 22
8
Chip Select (S) must be driven High after the
eighth bit of the last address byte has been latched
in, otherwise the Sector Erase (SE) instruction is
not executed. As soon as Chip Select (S) is driven
High, the self-timed Sector Erase cycle (whose du-
ration is t
cle is in progress, the Status Register may be read
to check the value of the Write In Progress (WIP)
bit. The Write In Progress (WIP) bit is 1 during the
self-timed Sector Erase cycle, and is 0 when it is
completed. At some unspecified time before the
cycle is completed, the Write Enable Latch (WEL)
bit is reset.
A Sector Erase (SE) instruction applied to a page
which is protected by the Block Protect (BP1, BP0)
bits (see
9
24 Bit Address
SE
Table 3.
) is initiated. While the Sector Erase cy-
2
29 30 31
1
and
0
Table
AI03751D
2.) is not executed.

Related parts for M25P20-VMP6