HIP2101IBZT Intersil, HIP2101IBZT Datasheet
HIP2101IBZT
Specifications of HIP2101IBZT
Available stocks
Related parts for HIP2101IBZT
HIP2101IBZT Summary of contents
Page 1
... CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. | 1-888-INTERSIL or 321-724-7143 Intersil (and design registered trademark of Intersil Americas Inc. Copyright © Intersil Americas Inc. 2004. All Rights Reserved. All other trademarks mentioned are the property of their respective owners. HIP2101 ...
Page 2
Pinouts HIP2101 (SOIC, EPSOIC) TOP VIEW EPAD NOTE: EPAD = Exposed PAD. Application Block Diagram PWM CONTROLLER 2 HIP2101 HIP2101IR4 (DFN) TOP ...
Page 3
Functional Block Diagram *EPAD = Exposed Pad. The EPAD is electrically isolated from all other pins. For best thermal performance connect the EPAD to the PCB power ground plane. +12V PWM +12V PWM FIGURE ...
Page 4
Absolute Maximum Ratings Supply Voltage (Notes -0.3V to 18V DD and HI Voltages (Note ...
Page 5
Electrical Specifications PARAMETERS BOOT STRAP DIODE Low-Current Forward Voltage High-Current Forward Voltage Dynamic Resistance LO GATE DRIVER Low Level Output Voltage High Level Output Voltage Peak Pullup Current Peak Pulldown Current HO GATE DRIVER Low Level ...
Page 6
Pin Descriptions SYMBOL V Positive Supply to lower gate drivers. De-couple this pin High-Side Bootstrap supply. External bootstrap capacitor is required. Connect positive side of bootstrap capacitor to this pin. Bootstrap diode is on-chip. HO High-Side ...
Page 7
Typical Performance Curves 150° -40° 125° 25°C 0.1 0.01 10 100 FREQUENCY (kHz) FIGURE VSS OPERATING CURRENT vs FREQUENCY 500 ...
Page 8
Typical Performance Curves 2.5 2.0 1.5 1 FIGURE 12. PEAK PULLUP CURRENT vs OUTPUT VOLTAGE 1 0.1 0.01 0.001 -4 1•10 -5 1•10 1•10-6 0.3 0.4 0.5 FORWARD ...
Page 9
... Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389. 9. COMPLIANT TO JEDEC MO-229-VGGD-2 ISSUE C except for the L dimension TERMINAL TIP MILLIMETERS ...
Page 10
... Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance. 8. Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389. 9. Features and dimensions A2, A3, D1, E1, P & θ are present when Anvil singulation method is used and not present for saw singulation ...
Page 11
Small Outline Plastic Packages (SOIC) N INDEX 0.25(0.010) H AREA E - SEATING PLANE - -C- α µ 0.10(0.004) 0.25(0.010 NOTES: 1. Symbols are defined in ...
Page 12
... Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use ...