ADC14DS105LFEB/NOPB National Semiconductor, ADC14DS105LFEB/NOPB Datasheet - Page 24

no-image

ADC14DS105LFEB/NOPB

Manufacturer Part Number
ADC14DS105LFEB/NOPB
Description
BOARD EVAL FOR ADC14DS105 LF
Manufacturer
National Semiconductor
Series
PowerWise®r
Datasheet

Specifications of ADC14DS105LFEB/NOPB

Number Of Adc's
2
Number Of Bits
14
Sampling Rate (per Second)
105M
Data Interface
Serial
Inputs Per Adc
1 Differential
Power (typ) @ Conditions
1W @ 105MSPS
Voltage Supply Source
Single Supply
Operating Temperature
-40°C ~ 85°C
Utilized Ic / Part
ADC14DS105
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
ADC14DS105LFEB
www.national.com
Reset State : 08h
Bits (7:6) Operational Mode
Bit 5
Bit 4
7 6
OM DLC DCS OF WAM PD_A PD_B
Device Control Register, Address 0h
0 0 Normal Operation.
0 1 Test Output mode. A fixed test pattern
(10100110001110 msb->lsb) is sourced at the
data outputs.
1 0 Test Output mode. Data pattern defined by
user in registers 01h and 02h is sourced at data
outputs.
1 1 Reserved.
Data Lane Configuration. When this bit is set to '0',
the serial data interface is configured for dual-lane
mode where the data words are output on two data
outputs (SD1 and SD0) at half the rate of the
single-lane interface. When this bit is set to ‘1’,
serial data is output on the SD1 output only and
the SD0 outputs are held in a high-impedance
state
Duty Cycle Stabilizer. When this bit is set to '0' the
DCS is off. When this bit is set to ‘1’, the DCS is
on.
5
4
3
2
1
0
FIGURE 11. Read Timing
FIGURE 12. Write Timing
24
Bit 3
Bit 2
Bit 1
Bit 0
User Test Pattern Register 0, Address 1h
Output Data Format. When this bit is set to ‘1’ the
data output is in the “twos complement” form.
When this bit is set to ‘0’ the data output is in the
“offset binary” form.
Word Alignment Mode.
This bit must be set to '0' in the single-lane mode
of operation.
In dual-lane mode, when this bit is set to '0' the
serial data words are offset by half-word. This
gives the least latency through the device. When
this bit is set to '1' the serial data words are in
word-aligned mode. In this mode the serial data
on the SD1 lane is additionally delayed by one
CLK cycle. (Refer to Figure 3).
Power-Down Channel A. When this bit is set to '1',
Channel A is in power-down state and Normal
operation is suspended.
Power-Down Channel B. When this bit is set to '1',
Channel B is in power-down state and Normal
operation is suspended.
Reserved User Test Pattern (13:8)
7
6
5
4
3
2
1
20211215
0
20211216

Related parts for ADC14DS105LFEB/NOPB