EVAL-ADUC7020QSZ Analog Devices Inc, EVAL-ADUC7020QSZ Datasheet - Page 15

KIT DEV ADUC7020 QUICK START

EVAL-ADUC7020QSZ

Manufacturer Part Number
EVAL-ADUC7020QSZ
Description
KIT DEV ADUC7020 QUICK START
Manufacturer
Analog Devices Inc
Series
QuickStart™ Kitr
Type
MCUr
Datasheet

Specifications of EVAL-ADUC7020QSZ

Contents
Evaluation Board, Power Supply, Cable, Software and Documentation
For Use With/related Products
ADuC7020
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Table 9. SPI Slave Mode Timing (Phase Mode = 0)
Parameter
t
t
t
t
t
t
t
t
t
t
t
t
1
2
CS
SL
SH
DAV
DSU
DHD
DF
DR
SR
SF
DOCS
SFS
t
t
UCLK
HCLK
= 23.9 ns. It corresponds to the 41.78 MHz internal clock from the PLL before the clock divider; see Figure 57.
depends on the clock divider or CD bits in the PLLCON MMR. t
(POLARITY = 0)
(POLARITY = 1)
Description
CS to SCLOCK edge
SCLOCK low pulse width
SCLOCK high pulse width
Data output valid after SCLOCK edge
Data input setup time before SCLOCK edge
Data input hold time after SCLOCK edge
Data output fall time
Data output rise time
SCLOCK rise time
SCLOCK fall time
Data output valid after CS edge
CS high after SCLOCK edge
SCLOCK
SCLOCK
MISO
MOSI
CS
t
DOCS
t
CS
1
t
DSU
MSB IN
2
2
t
MSB
DHD
t
SH
Figure 9. SPI Slave Mode Timing (Phase Mode = 0)
t
DF
t
DAV
HCLK
1
= t
t
SL
Rev. C | Page 15 of 96
1
UCLK
t
DR
BITS 6 TO 1
BITS 6 TO 1
/2
CD
; see Figure 57.
Min
(2 × t
1 × t
2 × t
0
ADuC7019/20/21/22/24/25/26/27/28/29
UCLK
UCLK
HCLK
) + (2 × t
LSB IN
UCLK
t
SR
)
LSB
Typ
(SPIDIV + 1) × t
(SPIDIV + 1) × t
5
5
5
5
t
SF
t
SFS
HCLK
HCLK
Max
25
12.5
12.5
12.5
12.5
25
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for EVAL-ADUC7020QSZ