PIC18F2523-I/ML Microchip Technology, PIC18F2523-I/ML Datasheet - Page 9

IC PIC MCU FLASH 16KX16 28QFN

PIC18F2523-I/ML

Manufacturer Part Number
PIC18F2523-I/ML
Description
IC PIC MCU FLASH 16KX16 28QFN
Manufacturer
Microchip Technology
Series
PIC® 18Fr

Specifications of PIC18F2523-I/ML

Core Size
8-Bit
Program Memory Size
32KB (16K x 16)
Core Processor
PIC
Speed
40MHz
Connectivity
I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, HLVD, POR, PWM, WDT
Number Of I /o
25
Program Memory Type
FLASH
Eeprom Size
256 x 8
Ram Size
1.5K x 8
Voltage - Supply (vcc/vdd)
4.2 V ~ 5.5 V
Data Converters
A/D 10x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
28-VQFN Exposed Pad, 28-HVQFN, 28-SQFN, 28-DHVQFN
Controller Family/series
PIC18
No. Of I/o's
25
Eeprom Memory Size
256Byte
Ram Memory Size
1536Byte
Cpu Speed
40MHz
No. Of Timers
4
Package
28QFN EP
Device Core
PIC
Family Name
PIC18
Maximum Speed
40 MHz
Operating Supply Voltage
2.5|3.3|5 V
Data Bus Width
8 Bit
Number Of Programmable I/os
25
Interface Type
I2C/SPI/USART
On-chip Adc
10-chx12-bit
Number Of Timers
4
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For PIC18F2221/4221 devices, the code memory
space extends from 0000h to 00FFFh (4 Kbytes) in one
4-Kbyte block. For PIC18F2321/4321 devices, the
code memory space extends from 0000h to 01FFFh
(8 Kbytes) in two 4-Kbyte blocks. Addresses, 0000h
through 07FFh, however, define a variable “Boot Block”
region that is treated separately from Block 0. All of
these blocks define code protection boundaries within
the code memory space.
The size of the Boot Block in PIC18F2221/2321/4221/
4321 devices can be configured as 256, 512 or
1024 words (see
BBSIZ<1:0>
FIGURE 2-8:
 2010 Microchip Technology Inc.
Note:
3FFFFFh
01FFFFh
000000h
200000h
*
Sizes of memory areas are not to scale.
Boot Block size is determined by the BBSIZ<1:0> bits in the CONFIG4L register.
Unimplemented
Code Memory
Configuration
Read as ‘0’
bits
and ID
Space
Figure
in
MEMORY MAP AND THE CODE MEMORY SPACE 
FOR PIC18F2221/2321/4221/4321 DEVICES
2-8). This is done through the
the
Configuration
Boot Block*
1K word
1K word
Block 0
11/10
register,
PIC18F2XXX/4XXX FAMILY
Unimplemented
(PIC18FX321)
Reads all ‘0’s
Boot Block*
1.5K words
512 words
2K words
8 Kbytes
Block 1
Block 0
01
MEMORY SIZE/DEVICE
CONFIG4L (see
increasing the size of the Boot Block decreases the
size of Block 0.
TABLE 2-7:
BBSIZ<1:0>
1.75K words
Boot Block*
256 words
Block 0
PIC18F2221
PIC18F4221
PIC18F2321
PIC18F4321
00
Device
Figure
Boot Block*
11/10/01
0.5K words
512 words
IMPLEMENTATION OF CODE
MEMORY
Block 0
Unimplemented
(PIC18FX221)
Reads all ‘0’s
2-8). It is important to note that
Code Memory Size (Bytes)
4 Kbytes
1K word
Block 1
000000h-000FFFh (4K)
000000h-001FFFh (8K)
0.75K words
Boot Block*
256 words
Block 0
00
DS39622L-page 9
000000h
0001FFh
000200h
0003FFh
000400h
0007FFh
000800h
000FFFh
001000h
001FFFh
002000h
1FFFFFh
Address
Range

Related parts for PIC18F2523-I/ML