AT89LS53-12JI Atmel, AT89LS53-12JI Datasheet - Page 9

IC 8051 MCU FLASH 12K 44PLCC

AT89LS53-12JI

Manufacturer Part Number
AT89LS53-12JI
Description
IC 8051 MCU FLASH 12K 44PLCC
Manufacturer
Atmel
Series
89LSr
Datasheet

Specifications of AT89LS53-12JI

Core Processor
8051
Core Size
8-Bit
Speed
12MHz
Connectivity
SPI, UART/USART
Peripherals
POR, WDT
Number Of I /o
32
Program Memory Size
12KB (12K x 8)
Program Memory Type
FLASH
Ram Size
256 x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 6 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
44-PLCC
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Data Converters
-
Other names
AT89LS5312JI

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT89LS53-12JI
Manufacturer:
ATMEL
Quantity:
1 831
Part Number:
AT89LS53-12JI
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT89LS53-12JI
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Table 6. SPDR—SPI Data Register
Data Memory - RAM
The AT89LS53 implements 256 bytes of RAM. The upper
128 bytes of RAM occupy a parallel space to the Special
Function Registers. That means the upper 128 bytes have
the same addresses as the SFR space but are physically
separate from SFR space.
When an instruction accesses an internal location above
address 7FH, the address mode used in the instruction
specifies whether the CPU accesses the upper 128 bytes
of RAM or the SFR space. Instructions that use direct
addressing access SFR space.
For example, the following direct addressing instruction
accesses the SFR at location 0A0H (which is P2).
Instructions that use indirect addressing access the upper
128 bytes of RAM. For example, the following indirect
addressing instruction, where R0 contains 0A0H, accesses
the data byte at address 0A0H, rather than P2 (whose
address is 0A0H).
Note that stack operations are examples of indirect
addressing, so the upper 128 bytes of data RAM are avail-
able as stack space.
0851C–MICRO–3/06
SPDR Address = 86H
Bit
MOV 0A0H, #data
MOV @R0, #data
SPD7
7
SPD6
6
SPD5
5
SPD4
4
SPD3
3
Programmable Watchdog Timer
The programmable Watchdog Timer (WDT) operates from
an independent oscillator. The prescaler bits, PS0, PS1
and PS2 in SFR WCON are used to set the period of the
Watchdog Timer from 16 ms to 2048 ms. The available
timer periods are shown in the following table and the
actual timer periods (at V
nominal.
The WDT is disabled by Power-on Reset and during Power
Down. It is enabled by setting the WDTEN bit in SFR
WCON (address = 96H). The WDT is reset by setting the
WDTRST bit in WCON. When the WDT times out without
being reset or disabled, an internal RST pulse is generated
to reset the CPU.
Table 7. Watchdog Timer Period Selection
PS2
0
0
0
0
1
1
1
1
WDT Prescaler Bits
SPD2
2
PS1
0
0
1
1
0
0
1
1
SPD1
1
CC
= 5V) are within ±30% of the
PS0
0
1
0
1
0
1
0
1
Reset Value = unchanged
SPD0
0
AT89LS53
Period (nominal)
16 ms
32 ms
64 ms
128 ms
256 ms
512 ms
1024 ms
2048 ms
9

Related parts for AT89LS53-12JI