AT89C5131A-RDTIL Atmel, AT89C5131A-RDTIL Datasheet - Page 155

IC 8051 MCU FLASH 32K USB 64VQFP

AT89C5131A-RDTIL

Manufacturer Part Number
AT89C5131A-RDTIL
Description
IC 8051 MCU FLASH 32K USB 64VQFP
Manufacturer
Atmel
Series
AT89C513xr
Datasheets

Specifications of AT89C5131A-RDTIL

Core Processor
C52X2
Core Size
8-Bit
Speed
48MHz
Connectivity
I²C, SPI, UART/USART, USB
Peripherals
LED, POR, PWM, WDT
Number Of I /o
34
Program Memory Size
32KB (32K x 8)
Program Memory Type
FLASH
Eeprom Size
4K x 8
Ram Size
1.25K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
64-TQFP, 64-VQFP
For Use With
AT89STK-10 - KIT EVAL APPL MASS STORAGEAT89STK-05 - KIT STARTER FOR AT89C5131
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Data Converters
-
Other names
AT89C5131-RDTIL

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT89C5131A-RDTIL
Manufacturer:
Atmel
Quantity:
10 000
Hardware Watchdog
Timer
Using the WDT
4338F–USB–08/07
The WDT is intended as a recovery method in situations where the CPU may be sub-
jected to software upset. The WDT consists of a 14-bit counter and the WatchDog Timer
ReSeT (WDTRST) SFR. The WDT is by default disabled from exiting reset. To enable
the WDT, user must write 01EH and 0E1H in sequence to the WDTRST, SFR location
0A6H. When WDT is enabled, it will increment every machine cycle while the oscillator
is running and there is no way to disable the WDT except through reset (either hardware
reset or WDT overflow reset). When WDT overflows, it will drive an output RESET LOW
pulse at the RST-pin.
To enable the WDT, user must write 01EH and 0E1H in sequence to the WDTRST, SFR
location 0A6H. When WDT is enabled, the user needs to service it by writing to 01EH
and 0E1H to WDTRST to avoid WDT overflow. The 14-bit counter overflows when it
reaches 16383 (3FFFH) and this will reset the device. When WDT is enabled, it will
increment every machine cycle while the oscillator is running. This means the user must
reset the WDT at least every 16383 machine cycle. To reset the WDT the user must
write 01EH and 0E1H to WDTRST. WDTRST is a write only register. The WDT counter
cannot be read or written. When WDT overflows, it will generate an output RESET pulse
at the RST-pin. The RESET pulse duration is 96 x T
1/F
of code that will periodically be executed within the time required to prevent a WDT
reset.
To have a more powerful WDT, a 2
capability, ranking from 16 ms to 2s at F
WDTPRG register description, Table 110.
Table 109. WDTRST Register
WDTRST - Watchdog Reset Register (0A6h)
Reset Value = XXXX XXXXb
Write only, this SFR is used to reset/enable the WDT by writing 01EH then 0E1H in
sequence.
CLK PERIPH
7
-
. To make the best use of the WDT, it should be serviced in those sections
6
-
5
-
7
4
-
counter has been added to extend the Time-out
OSCA
= 12 MHz. To manage this feature, refer to
3
-
CLK PERIPH
2
-
, where T
1
-
CLK PERIPH
0
-
155
=

Related parts for AT89C5131A-RDTIL