CAT1162WI-42-GT3 ON Semiconductor, CAT1162WI-42-GT3 Datasheet - Page 9

no-image

CAT1162WI-42-GT3

Manufacturer Part Number
CAT1162WI-42-GT3
Description
IC SUPERVSR CPU 16K EEPROM 8SOIC
Manufacturer
ON Semiconductor
Type
Simple Reset/Power-On Resetr
Datasheet

Specifications of CAT1162WI-42-GT3

Number Of Voltages Monitored
1
Output
Open Drain or Open Collector
Reset
Active High/Active Low
Reset Timeout
130 ms Minimum
Voltage - Threshold
4.25V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
8-SOIC (3.9mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Acknowledge Polling
Disabling of the inputs can be used to take
advantage of the typical write cycle time. Once the
stop condition is issued to indicate the end of the
host’s write opration, the CAT1161/2 initiates the
internal write cycle. ACK polling can be initiated
immediately. This involves issuing the start condition
followed by the slave address for a write operation. If
the CAT1161/2 is still busy with the write operation,
no ACK will be returned. If a write operation has
completed, an ACK will be returned and the host can
then proceed with the next read or write operation.
WRITE PROTECTION
The Write Protection feature allows the user to
protect against inadvertent memory array program-
ming. If the WP pin is tied to V
array is protected and becomes read only. The
CAT1161/2 will accept both slave and byte
addresses, but the memory location accessed is
protected from programming by the device’s failure
to send an acknowledge after the first byte of data is
received.
Figure 9. Immediate Address Read Timing
© 2009 SCILLC. All rights reserved.
Characteristics subject to change without notice
SDA
SCL
BUS ACTIVIT Y:
CC
SDA LINE
MASTER
, the entire memory
DATA OUT
8TH BI T
8
S
S
A
R
T
T
ADDRESS
SLAVE
9
READ OPERATIONS
The READ operation for the CAT1161/2 is initiated in the
same manner as the write operation with one exception,
that R/W ¯ ¯ bit is set to one. Three different READ ope–
rations are possible: Immediate/Current Address READ,
Selective/Random READ and Sequential READ.
Immediate/Current Address Read
The CAT1161/2 address counter contains the address
of the last byte accessed, incremented by one. In other
words, if the last READ or WRITE access was to
address N, the READ immediately following would
access data from address N+1. For all devices,
N=E=2047. The counter will wrap around to Zero and
continue to clock out valid data for the 16K devices.
After the CAT1161/2 receives its slave address
information (with the R/W ¯ ¯ bit set to one), it issues an
acknowledge, then transmits the 8-bit byte requested.
The master device does not send an acknowledge, but
will generate a STOP condition.
9
C
A
K
NO ACK
DATA
O
N
A
C
K
P
S
O
P
T
STOP
CAT1161, CAT1162
Doc. No. MD-3002 Rev. I

Related parts for CAT1162WI-42-GT3