AK5358AETP AKM Semiconductor Inc, AK5358AETP Datasheet - Page 13

no-image

AK5358AETP

Manufacturer Part Number
AK5358AETP
Description
IC ADC AUDIO STER 24BIT 16TSSOP
Manufacturer
AKM Semiconductor Inc
Type
ADCr
Datasheet

Specifications of AK5358AETP

Resolution (bits)
24 b
Sampling Rate (per Second)
8k ~ 96k
Data Interface
I²S, Serial
Voltage Supply Source
Analog and Digital
Voltage - Supply
5V
Operating Temperature
-20°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
16-TSSOP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
974-1028-2
AK5358AETP

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AK5358AETP
Manufacturer:
ST
0
Part Number:
AK5358AETP-E2
Manufacturer:
AD
Quantity:
109
Part Number:
AK5358AETP-E2
Manufacturer:
AKM
Quantity:
20 000
The AK5358A is placed in the power-down mode by bringing PDN pin “L” and the digital filter is also reset at the same
time. This reset should always be done after power-up. In the power-down mode, the VCOM are AGND level. An analog
initialization cycle starts after exiting the power-down mode. Therefore, the output data SDTO becomes available after
4129 cycles of LRCK clock in master mode or 4132 cycles of LRCK clock in slave mode. During initialization, the ADC
digital data outputs of both channels are forced to a 2’s complement “0”. The ADC outputs settle in the data
corresponding to the input signals after the end of initialization (Settling approximately takes the group delay time).
Notes:
state.
The AK5358A should be reset once by bringing PDN pin “L” after power-up. In slave mode, the internal timing starts
clocking by the rising edge (falling edge at mode 1) of LRCK after exiting from reset and power down state by MCLK.
The AK5358A is power down state until LRCK is input. In master mode, the internal timing starts when MCLK is input.
MS0511-E-02
(1) 4132/fs in slave mode and 4129/fs in master mode.
(2) Digital output corresponding to analog input has the group delay (GD).
(3) A/D outputs “0” data at the power-down state.
(4) When the external clocks (MCLK, SCLK and LRCK) are stopped, the AK5358A should be in the power-down
Power down
System Reset
Internal
A/D In
A/D Out
Clock In
MCLK,LRCK,SCLK
PDN
(Analog)
(Digital)
State
Normal Operation
Idle Noise
GD
Figure 3. Power-down/up sequence example
(2)
(4)
Power-down
“0”data
- 13 -
(3)
Initialize
“0”data
(1)
Idle Noise
Normal Operation
GD
[AK5358A]
2008/01

Related parts for AK5358AETP