78Q2120C09-64CGT/F Maxim Integrated Products, 78Q2120C09-64CGT/F Datasheet - Page 3

no-image

78Q2120C09-64CGT/F

Manufacturer Part Number
78Q2120C09-64CGT/F
Description
TXRX 10/100 BASE 3.3V 64-LQFP
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of 78Q2120C09-64CGT/F

Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
78Q2120C09-64CGT/F
Manufacturer:
Maxim Integrated
Quantity:
10 000
CDR immediately re-aligns the phase of the clock to
synchronize with the incoming data. Hence clock
acquisition is fast and immediate.
100BASE-TX OPERATION
100BASE-TX Transmit
The 78Q2120C contains all of the necessary
circuitry to convert the transmit MII signaling from a
MAC to an IEEE-802.3 compliant data-stream
driving Cat-5 UTP cabling.
interface maps 4 bit nibbles from the MII to 5 bit
code groups as defined in Table 24-1 of IEEE-802.3.
These 5 bit code groups are then scrambled and
converted to a serial stream before being sent to the
MLT-3 pulse shaping circuitry and line driver. The
pulse-shaper uses current modulation to produce
the desired output waveform.
time in the MLT-3 signal is achieved using an
accurately controlled voltage ramp generator. The
line driver requires an external 1:1 isolation
transformer to interface with the line media. The
center-tap of the primary side of the transformer
must be connected to the Vcc supply.
100BASE-TX Receive
The 78Q2120C receives a 125MBaud MLT-3 signal
through a 1:1 transformer.
through a combination of adaptive offset adjustment
(baseline
equalization. The effect of these circuits is to sense
the amount of dispersion and attenuation caused by
the cable and transformer, and restore the received
pulses to logic levels.
equalization applied to the pulses varies with the
detected attenuation and dispersion and, therefore,
with the length of the cable. The 78Q2120C can
compensate for cable loss of up to 10dB at 16 MHz.
This loss is represented as test-chan 5 in Annex A of
the ANSI X3.263:199X specification. The equalized
MLT-3 data signal is bi-directionally sliced and the
resulting NRZI bit-stream is presented to the CDR
where it is re-timed and decoded to NRZ format.
The re-timed serial data passes through a serial to
parallel converter, then is descrambled and aligned
into 5 bit code groups. The receive PCS interface
maps these code groups to 4 bit data for the MII as
outlined in Table 24-1 in Clause 24 of IEEE-802.3.
PCS Bypass Mode (Auto-negotiate must be off)
The PCS Bypass mode is entered by pulling PCSBP
high or by setting register bit MR 16.1. In this mode
the 78Q2120C accepts scrambled 5 bit code words
at the TX_ER and TXD[3:0] pins, TX_ER being the
Page: 3 of 35
wander
correction)
The amount of gain and
The signal then goes
The internal PCS
Controlled rise/fall
and
©
2009 Teridian Semiconductor Corporation
adaptive
MSB of the data input. The 5 bit code groups are
converted to MLT-3 signal for transmission.
The received MLT-3 signal is converted to 5 bit NRZ
code groups and output from the RX_ER and
RXD[3:0] pins, RX_ER being the MSB of the data
output. The RX_DV and TX_EN pins are unused in
PCS Bypass mode.
10BASE-T OPERATION
10BASE-T Transmit
The 78Q2120C takes 4-bit parallel NRZ data via the
MII interface and passes it through a parallel to
serial converter. The data is then passed through a
Manchester encoder, pre-emphasis pulse-shaper,
media filter, and finally to the twisted-pair line driver.
The pulse-shaper and filter ensure the output
waveforms meet the voltage template and spectral
content requirements detailed in Clause 14 of IEEE-
802.3. Interface to the twisted-pair media is through
a center-tapped 1:1 transformer.
filtering is required.
10BASE-T idle periods, link pulses are transmitted.
The 78Q2120C employs an onboard timer to
prevent the MAC from capturing a network through
excessively long transmissions.
expires, the chip enters the jabber state and
transmission is halted. The jabber state is exited
after the MII goes idle for 500±250ms.
10BASE-T Receive
The
10BASE-T data through the twisted pair inputs and
re-establishes logic levels through a slicer with a
smart squelch function.
adjusts its level after detection of valid data with the
appropriate levels. Data is passed on to the CDR
where the clock is recovered, and the data is re-
timed and decoded. From there, data enters the
serial-to-parallel converter for transmission to the
MAC via the Media Independent Interface. Interface
to the twisted-pair media is through an external 1:1
transformer.
corrected within internal circuitry.
Polarity Correction
The 78Q2120C is capable of either automatic or manual
polarity reversal for 10BASE-T and auto-negotiation
functions. Register bits MR16.5 and MR16.4 control this
feature. The default is automatic mode where MR16.5
is low and MR16.4 indicates if the detection circuitry
has inverted the input signal.
mode, MR16.5 should be set high and MR16.4 will
then control the signal polarity.
78Q2120C
Polarity information is detected and
receives
During auto-negotiation and
The slicer automatically
10/100BASE-TX
Manchester-encoded
To enter manual
When this timer
Transceiver
78Q2120C
No external
Rev 1.3

Related parts for 78Q2120C09-64CGT/F