73S8009R-IL/F Maxim Integrated Products, 73S8009R-IL/F Datasheet - Page 18

no-image

73S8009R-IL/F

Manufacturer Part Number
73S8009R-IL/F
Description
IC SMART CARD LEVEL SHIFT 28SOIC
Manufacturer
Maxim Integrated Products
Type
Low Cost Versatile Smart Card Interfacer
Datasheet

Specifications of 73S8009R-IL/F

Applications
Smart Card Reader, Writer
Voltage - Supply
2.7 V ~ 3.6 V
Package / Case
28-SOIC (0.300", 7.50mm Width)
Mounting Type
Surface Mount
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Interface
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
73S8009R Data Sheet
3.9
The CS pin is provided to allow multiple circuits to operate in parallel, driven from the same host control
bus. When CS is high, the pins RSTIN, CMDVCC%, CMDVCC# and CLKIN control the chip as described.
The pins IOUC, AUX1UC, and AUX2UC operate to transfer data to the smart card via IO, AUX1, and
AUX2 when the smart card is activated. IO, AUX1, and AUX2 have 11 KΩ pull-up resistors while OFF
and RDY have 20 KΩ pull-up resistors.
When CS goes low, the states of the pins RSTIN, CMDVCC%, CMDVCC#, and CLKIN are latched and
held internally. The pull-up for pins IOUC, AUX1UC, and AUX2UC become a very weak pull-up of
approximately 3 microamperes. No transfer of data is possible between IOUC, AUX1UC, AUX2UC and
the smart-card signals IO, AUX1, and AUX2. The signals OFF and RDY are set to high impedance and
the internal 20 KΩ pull-up resistors are disconnected. PWRDN is not latched when CS is low.
The operation of the fault sensing circuits and card sense inputs (in regards to de-activation) are not
affected by CS.
3.10 I/O Circuitry and Timing
The states of the I/O, AUX1, and AUX2 pins are low after power-on-reset and they are high when the
activation sequencer enables the I/O reception state. See
Sequence
AUX2UC are high after power on reset.
Within a card session and when the I/O reception state is turned on, the first I/O line on which a falling
edge is detected becomes the input I/O line and the other becomes the output I/O line. When the input
I/O line rising edge is detected, both I/O lines return to their neutral state.
Figure 10
output. The delay between the I/O signals is shown in
18
Chip Select
CONTROL SIGNALS
shows the state diagram of how the I/O and I/OUC lines are managed to become input or
for more details on when the I/O reception is enabled. The states of the I/OUC, AUX1UC, and
OFF, I/OUC, AUX1UC,
AUX2UC
CS
HI-Z STATE
Figure 9: CS Timing Definitions
t
IS
t
SL
t
SI
Figure
Section 3.6 Activation and Deactivation
FUNCTIONAL
11.
t
ID
t
DZ
t
DI
HI-Z STATE
DS_8009R_056
Rev. 1.3

Related parts for 73S8009R-IL/F