APA600-PQG208 Actel, APA600-PQG208 Datasheet - Page 174

no-image

APA600-PQG208

Manufacturer Part Number
APA600-PQG208
Description
FPGA - Field Programmable Gate Array 600K System Gates
Manufacturer
Actel
Datasheet

Specifications of APA600-PQG208

Processor Series
APA600
Core
IP Core
Maximum Operating Frequency
150 MHz
Number Of Programmable I/os
454
Data Ram Size
129024
Supply Voltage (max)
2.7 V
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Development Tools By Supplier
APA-Eval-Kit, APA-Eval-BRD1, Silicon-Explorer II, Silicon-Sculptor 3, SI-EX-TCA, Flashpro 4, Flashpro 3, Flashpro Lite
Mounting Style
SMD/SMT
Supply Voltage (min)
2.3 V
Number Of Gates
600 K
Package / Case
PQFP-208
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
APA600-PQG208
Manufacturer:
ACTEL
Quantity:
101
Part Number:
APA600-PQG208
Manufacturer:
Actel
Quantity:
135
Part Number:
APA600-PQG208
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
APA600-PQG208
Manufacturer:
ACTEL/爱特
Quantity:
20 000
Part Number:
APA600-PQG208A
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
APA600-PQG208I
Manufacturer:
Actel
Quantity:
14
Part Number:
APA600-PQG208I
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
APA600-PQG208I
Manufacturer:
XILINX
0
4 -6
Previous version
v2.0
(continued)
Advance v0.7
Advance v0.6
ProASIC
PLUS
Flash Family FPGAs
The following pins have been changed in the
Pin Number
U4
U6
U7
V5
V6
The
The
The
"I/O Features" section
The
section,
Options" section
"PLL Block – Top-Level View and Detailed PLL Block Diagram" section
Figure 2-12 • Input Connectors to ProASICPLUS Clock Conditioning Circuitry
"Sample Implementations"
Minimization" section
Figure 2-13 • Using the PLL 33 MHz In, 133 MHz
for Clock Deskewing
The
The
Figure 2-23 • Tristate Buffer Delays
The
The
The
Applies to Military Temperature and MIL-STD-883B Temperature Only
The
The
The
The
The
The
The
The
The
The
Pin AK31 of FG1152 for the APA1000 changed to V
The
The
The
The
The
Table 2-1 • Clock Spines
Figure 2-11 • PLL Block – Top-Level View and Detailed PLL Block Diagram
The
The
Changes in current version (v5.9)
"ProASIC
"Array Coordinates" section
"Power-Up Sequencing" section
"PLL Electrical Specifications" section
"Design Environment" section
"Calculating Typical Power Dissipation" section
"DC Electrical Specifications (V
"DC Specifications (3.3 V PCI Operation)1" section
"Tristate Buffer Delays" section
"Output Buffer Delays" section
"Input Buffer Delays" section
"Global Input Buffer Delays" section
"Predicted Global Routing Delay" section
"Global Routing Skew" section
"Sample Macrocell Library Listing" section
"Pin Description" section
"Recommended Design Practice for VPN/VPP" section
"Features and Benefits" section
"ProASICPLUS Product Profile" section
"Ordering Information" section
"Plastic Device Resources"
"ProASIC
"Design Environment" section
"Package Thermal Characteristics" section
Table 2-24 • DC Electrical Specifications (V
"Timing Control and Characteristics" section
"Functional Description"
PLUS
PLUS
are new.
Architecture" section
Architecture" section
Function
I/O (GLMX1)
NPECL1
GL1
GL2
PPECL1 (I/P)
are new.
was updated.
are new.
was updated.
section,
was updated. GLMX is new.
was updated.
and
was updated.
DDP
was updated.
was updated.
section,
(the figure and table) have been updated.
(the figure and table) have been updated.
was updated.
was updated.
was updated.
were updated.
is new.
"Adjustable Clock Delay"
Table 2-2 • Array Coordinates
= 2.5 V ±0.2V)" section
was updated.
was updated.
was updated.
is new.
was updated.
v5.9
"Lock Signal"
"1152-Pin FBGA"
was updated.
Pin Number
U29
U31
V28
V29
V30
was updated.
was updated.
DDP
Outthrough and
was updated.
PP
was updated.
= 3.3 V ±0.3 V and V
.
was updated.
was updated.
section, and
was updated.
table:
section, and the
Figure 2-17 • Using the PLL
"Physical Implementation"
Function
NPECL2
I/O (GLMX2)
PPECL2 (I/P)
GL4
GL3
are new.
was updated.
was updated.
was updated.
"PLL Configuration
DD
was updated.
= 2.5 V ±0.2 V)
"Clock Skew
2-10
2-14
Page
3-69
2-11
2-12
2-13
2-18
2-25
2-42
2-28
2-34
2-38
2-40
2-42
2-44
2-46
2-48
2-50
2-50
2-51
2-73
2-74
3-69
2-11
2-25
2-27
1-2
2-5
2-7
2-6
1-2
2-4
to
to
ii
ii
i
i
2-13
2-16

Related parts for APA600-PQG208