WM8737LGEFL/R Wolfson Microelectronics, WM8737LGEFL/R Datasheet - Page 24

no-image

WM8737LGEFL/R

Manufacturer Part Number
WM8737LGEFL/R
Description
IC, ADC, 24BIT, 96KHZ, QFN-32
Manufacturer
Wolfson Microelectronics
Datasheet

Specifications of WM8737LGEFL/R

Resolution (bits)
24bit
Sampling Rate
96kSPS
Data Interface
2-Wire, 3-Wire, Serial
Supply Voltage Range - Analog
1.8V To 3.6V
Supply Current
7.75mA
Digital Ic Case Style
QFN
No. Of Pins
32
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
WM8737LGEFL/R
Manufacturer:
FCI
Quantity:
1 200
Part Number:
WM8737LGEFL/R
Manufacturer:
WOLFSON
Quantity:
8 000
Part Number:
WM8737LGEFL/R
Manufacturer:
WOLFSON
Quantity:
20 000
WM8737L
w
DIGITAL AUDIO INTERFACE
NOISE GATE
When the signal is very quiet and consists mainly of noise, the ALC function may cause “noise
pumping”, i.e. loud hissing noise during silence periods. The WM8737L has a noise gate function
that prevents noise pumping by comparing the signal level at the LINPUT1/2/3 and/or RINPUT1/2/3
pins against a noise gate threshold, NGTH. The noise gate cuts in when:
This is equivalent to:
When the noise gate is triggered, the PGA gain is held constant (preventing it from ramping up as it
would normally when the signal is quiet).
The table below summarises the noise gate control register. The NGTH control bits set the noise
gate threshold with respect to the ADC full-scale range. The threshold is adjusted in 6dB steps.
Levels at the extremes of the range may cause inappropriate operation, so care should be taken with
set–up of the function. Note that the noise gate only works in conjunction with the ALC function, and
always operates on the same channel(s) as the ALC (left, right, both, or none).
Table 13 Noise Gate Control
The digital audio interface uses three pins:
The digital audio interface takes the data from the internal ADC digital filters and places it on
ADCDAT and ADCLRC. ADCDAT is the formatted digital audio data stream output from the ADC
digital filters with left and right channels multiplexed together. ADCLRC is an alignment clock that
indicates whether Left or Right channel data is present on the ADCDAT line. ADCDAT and ADCLRC
are synchronous with the BCLK signal with each data bit transition signified by a BCLK high to low
transition. ADCDAT is always an output. BCLK and ADCLRC may be inputs or outputs depending
whether the device is in master or slave mode (see Master and Slave Mode Operation, below).
Four different audio data formats are supported:
All four of these modes are MSB first. They are described in Audio Data Formats, below. Refer to the
Electrical Characteristic section for timing information.
R11 (0Bh)
Noise Gate
Control
REGISTER
ADDRESS
Signal level at ADC [dB] < NGTH [dB] + PGA gain [dB] + Mic preamp gain [dB]
Signal level at input pin [dB] < NGTH [dB]
ADCDAT: ADC data output
ADCLRC: ADC data alignment clock
BCLK: Bit clock, for synchronisation
Left justified
Right justified
I
DSP mode
2
S
4:2
BIT
0
NGAT
NGTH[2:0]
LABEL
0
000
DEFAULT
Noise gate function enable
1 = enable
0 = disable
Noise gate threshold (with respect to
ADC output level)
000: -78dBFS
001: -72dBfs
… 6 dB steps
110: -42dBFS
111: -30dBFS
DESCRIPTION
PD, Rev 4.1, April 2009
Production Data
24

Related parts for WM8737LGEFL/R