WM8737LGEFL/R Wolfson Microelectronics, WM8737LGEFL/R Datasheet - Page 30

no-image

WM8737LGEFL/R

Manufacturer Part Number
WM8737LGEFL/R
Description
IC, ADC, 24BIT, 96KHZ, QFN-32
Manufacturer
Wolfson Microelectronics
Datasheet

Specifications of WM8737LGEFL/R

Resolution (bits)
24bit
Sampling Rate
96kSPS
Data Interface
2-Wire, 3-Wire, Serial
Supply Voltage Range - Analog
1.8V To 3.6V
Supply Current
7.75mA
Digital Ic Case Style
QFN
No. Of Pins
32
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
WM8737LGEFL/R
Manufacturer:
FCI
Quantity:
1 200
Part Number:
WM8737LGEFL/R
Manufacturer:
WOLFSON
Quantity:
8 000
Part Number:
WM8737LGEFL/R
Manufacturer:
WOLFSON
Quantity:
20 000
WM8737L
w
CONTROL INTERFACE
SELECTION OF CONTROL MODE
The WM8737L is controlled by writing to registers through a serial control interface. A control word
consists of 16 bits. The first 7 bits (B15 to B9) are address bits that select which control register is
accessed. The remaining 9 bits (B8 to B0) are register bits, corresponding to the 9 bits in each
control register. The control interface can operate as either a 3-wire or 2-wire MPU interface. The
MODE pin selects the interface format.
Table 17 Control Interface Mode Selection
3-WIRE SERIAL CONTROL MODE
In 3-wire mode, every rising edge of SCLK clocks in one data bit from the SDIN pin. A rising edge on
CSB latches in a complete control word consisting of the last 16 bits.
Figure 17 3-Wire Serial Control Interface
2-WIRE SERIAL CONTROL MODE
The WM8737L supports software control via a 2-wire serial bus. Many devices can be controlled by
the same bus, and each device can be identified by one of two 7-bit address (this is not the same as
the 7-bit address of each register in the WM8737L).
The WM8737L interface can be written to only and cannot be read back. The controller indicates the
start of data transfer with a high to low transition on SDIN while SCLK remains high. This indicates
that a device address and data will follow. All devices on the 2-wire bus respond to the start condition
and shift in the next eight bits on SDIN (7-bit address + Read/Write bit, MSB first). If the device
address received matches the address of the WM8737L and the R/W bit is ‘0’, indicating a write,
then the WM8737L responds by pulling SDIN low on the next clock pulse (ACK). If the address is not
recognised or the R/W bit is ‘1’, the WM8737L returns to the idle condition and wait for a new start
condition and valid address.
Once the WM8737L has acknowledged a correct address, the controller sends the first byte of
control data (B15 to B8, i.e. the WM8737L register address plus the first bit of register data). The
WM8737L then acknowledges the first data byte by pulling SDIN low for one clock pulse. The
controller then sends the second byte of control data (B7 to B0, i.e. the remaining 8 bits of register
data), and the WM8737L acknowledges again by pulling SDIN low.
The transfer of data is complete when there is a low to high transition on SDIN while SCLK is high.
After receiving a complete address and data sequence the WM8737L returns to the idle state and
waits for another start condition. If a start or stop condition is detected out of sequence at any point
during data transfer (i.e. SDIN changes while SCLK is high), the device jumps to the idle condition.
SCLK
SDIN
CSB
MODE
High
Low
B15
B14
control register address
B13
B12
INTERFACE FORMAT
B11
2 wire
3 wire
B10
B9
B8
B7
B6
control register data bits
B5
B4
B3
PD, Rev 4.1, April 2009
B2
B1
Production Data
B0
latch
30

Related parts for WM8737LGEFL/R