CS4382-KQZ Cirrus Logic Inc, CS4382-KQZ Datasheet - Page 16

no-image

CS4382-KQZ

Manufacturer Part Number
CS4382-KQZ
Description
IC, DAC, 24BIT, 192KSPS, LQFP-48
Manufacturer
Cirrus Logic Inc
Datasheet

Specifications of CS4382-KQZ

Resolution (bits)
24bit
Sampling Rate
192kSPS
Input Channel Type
Serial
Supply Voltage Range - Analog
4.5V To 5.5V
Supply Current
60mA
Digital Ic Case Style
QFP
Data Interface
Serial
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS4382-KQZ
Manufacturer:
CS
Quantity:
5 510
Part Number:
CS4382-KQZ
Manufacturer:
CirrusLogic
Quantity:
584
Part Number:
CS4382-KQZ
Manufacturer:
CRYSTAL
Quantity:
162
Part Number:
CS4382-KQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
CS4382-KQZ
Manufacturer:
CIRRUS
Quantity:
20 000
16
4. REGISTER DESCRIPTION
Note:
4.1
4.1.1
4.1.2
4.1.3
4.1.4
CPEN
7
0
All registers are read/write in I²C Mode and write-only in SPI, unless otherwise noted.
Mode Control 1 (Address 01h)
Control Port Enable (CPEN)
Default = 0
0 - Disabled
1 - Enabled
Function:
This bit defaults to 0, allowing the device to power-up in Stand-Alone Mode. The Control Port Mode can
be accessed by setting this bit to 1. This will allow the operation of the device to be controlled by the reg-
isters and the pin definitions will conform to Control Port Mode. To accomplish a clean power-up, the user
should write this bit within 10 ms following the release of Reset.
Freeze Controls (FREEZE)
Default = 0
0 - Disabled
1 - Enabled
Function:
This function allows modifications to be made to the registers without the changes taking effect until the
FREEZE is disabled. To make multiple changes in the Control port registers take effect simultaneously,
enable the FREEZE bit, make all register changes, then Disable the FREEZE bit.
Master Clock Divide Enable (MCLKDIV)
Default = 0
0 - Disabled
1 - Enabled
Function:
The MCLKDIV bit enables a circuit which divides the externally applied MCLK signal by 2 prior to all other
internal circuitry.
DAC Pair Disable (DACx_DIS)
Default = 0
0 - DAC Pair x Enabled
1 - DAC Pair x Disabled
Function:
When the bit is set, the respective DAC channel pair (AOUTAx and AOUTBx) will remain in a reset state.
It is advised that changes to these bits be made while the power-down (PDN) bit is enabled to eliminate
the possibility of audible artifacts.
FREEZE
6
0
MCLKDIV
5
0
DAC4_DIS
4
0
DAC3_DIS
3
0
DAC2_DIS
2
0
DAC1_DIS
1
0
CS4382
DS514F2
PDN
0
1

Related parts for CS4382-KQZ