MCP1725T-1202E/MC Microchip Technology, MCP1725T-1202E/MC Datasheet - Page 14

no-image

MCP1725T-1202E/MC

Manufacturer Part Number
MCP1725T-1202E/MC
Description
500mA CMOS LDO, Vout=1.2V, Extended Temp Range 8 DFN 2X3mm T/R
Manufacturer
Microchip Technology
Datasheet

Specifications of MCP1725T-1202E/MC

Regulator Topology
Positive Fixed
Voltage - Output
1.2V
Voltage - Input
2.3 ~ 6 V
Voltage - Dropout (typical)
0.21V @ 500mA
Number Of Regulators
1
Current - Output
500mA (Min)
Operating Temperature
-40°C ~ 125°C
Mounting Type
Surface Mount
Package / Case
8-DFN
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Current - Limit (min)
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCP1725T-1202E/MC
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
MCP1725
3.0
The descriptions of the pins are listed in
TABLE 3-1:
3.1
Connect the unregulated or regulated input voltage
source to V
several inches away from the LDO, or the input source
is a battery, it is recommended that an input capacitor
be used. A typical input capacitance value of 1 µF to
10 µF should be sufficient for most applications.
3.2
The SHDN input is used to turn the LDO output voltage
on and off. When the SHDN input is at a logic-high
level, the LDO output voltage is enabled. When the
SHDN input is pulled to a logic-low level, the LDO
output voltage is disabled. When the SHDN input is
pulled low, the PWRGD output also goes low and the
LDO enters a low quiescent current shutdown state
where the typical quiescent current is 0.1 µA.
3.3
Connect the GND pin of the LDO to a quiet circuit
ground. This will help the LDO power supply rejection
ratio and noise performance. The ground pin of the
LDO only conducts the quiescent current of the LDO
(typically 120 µA), so a heavy trace is not required.
For applications that have switching or noisy inputs, tie
the GND pin to the return of the output capacitor.
Ground planes help lower inductance and voltage
spikes caused by fast transient load currents and are
recommended for applications that are subjected to
fast load transients.
DS22026B-page 14
Fixed Output
Exposed Pad
1
2
3
4
5
6
7
8
PIN DESCRIPTION
Input Voltage Supply (V
Shutdown Control Input (SHDN)
Ground (GND)
IN
. If the input voltage source is located
PIN FUNCTION TABLE
Exposed Pad
Adjustable
Output
1
2
3
4
5
6
7
8
IN
Table
PWRGD
C
)
SHDN
Sense
Name
V
GND
DELAY
ADJ
V
V
EP
OUT
IN
IN
3-1.
Description
Input Voltage Supply
Input Voltage Supply
Shutdown Control Input (active-low)
Ground
Power Good Output (open-drain)
Power Good Delay Set-Point Input
Voltage Sense Input (adjustable version)
Voltage Sense Input (fixed voltage version)
Regulated Output Voltage
Exposed Pad of the DFN Package (ground potential)
3.4
The PWRGD output is an open-drain output used to
indicate when the LDO output voltage is within 92%
(typically) of its nominal regulation value. The PWRGD
threshold has a typical hysteresis value of 2%. The
PWRGD output is typically delayed by 200 µs (typical,
no capacitance on C
output is within 92% + 3% (max hysteresis) of the
regulated output value on power-up. This delay time is
controlled by the C
3.5
The C
PWRGD output. By connecting an external capacitor
from the C
for the PWRGD output can be adjusted from 200 µs (no
capacitance) to 300 ms (0.1 µF capacitor). This allows
for the optimal setting of the system reset time.
DELAY
Power Good Output (PWRGD)
Power Good Delay Set-Point Input
(C
DELAY
DELAY
input sets the power-up delay time for the
pin to ground, the typical delay times
DELAY
)
DELAY
© 2007 Microchip Technology Inc.
pin.
pin) from the time the LDO

Related parts for MCP1725T-1202E/MC