AD6642BBCZ Analog Devices Inc, AD6642BBCZ Datasheet - Page 29

no-image

AD6642BBCZ

Manufacturer Part Number
AD6642BBCZ
Description
11Bit 200Msps Dual IF Diversity Receiver
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD6642BBCZ

Function
IF Receiver
Frequency
0Hz ~ 800MHz
Rf Type
CDMA, LTE, W-CDMA, WiMAX
Package / Case
144-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD6642BBCZ
Manufacturer:
AD
Quantity:
1 045
Part Number:
AD6642BBCZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Addr.
(Hex)
0x24
0x25
Digital Feature Control Registers
0x3A
0x3C
0x3E
MEMORY MAP REGISTER DESCRIPTIONS
For additional information about functions controlled
in Register 0x00 to Register 0xFF, see Application Note
AN-877, Interfacing to High Speed ADCs via SPI.
Sync Control (Register 0x3A)
Bits[7:2]—Reserved
Bit 1—Clock Divider Sync Enable
Bit 1 gates the sync pulse to the clock divider. The sync signal is
enabled when Bit 1 is high and Bit 0 is high. This is continuous
sync mode.
Bit 0—Master Sync Enable
Bit 0 must be high to enable any of the sync functions. If
the sync capability is not used, this bit should remain low
to conserve power.
NSR Control (Register 0x3C)
Bits[7:5]—Reserved
Bit 4—MODE Pin Disable
Bit 4 specifies whether the selected channels will be controlled
by the MODE pin. Local registers act on the channels that are
selected by the channel index register (Address 0x05).
Register
Name
BIST signature
LSB (local)
BIST signature
MSB (local)
Sync control
(global)
NSR control
(local)
NSR tuning
word (local)
(MSB)
Bit 7
Open
Open
Open
Bit 6
Open
Open
Open
Bit 5
Open
Open
NSR tuning word
See the
Equations for the tuning word are dependent on the NSR mode.
Noise Shaping Requantizer (NSR)
Bit 4
Open
MODE
pin disable
0 = MODE
pin used
1 = MODE
pin dis-
abled
BIST Signature[15:8]
Rev. A | Page 29 of 32
BIST Signature[7:0]
Bit 3
Open
NSR mode
000 = 22% BW mode
001 = 33% BW mode
Bits[3:1]— NSR Mode
Bits[3:1] determine the bandwidth mode of the NSR. When
Bits[3:1] are set to 000, the NSR is configured for a 22% BW
mode that provides enhanced SNR performance over 22% of
the sample rate. When Bits[3:1] are set to 001, the NSR is con-
figured for a 33% BW mode that provides enhanced SNR
performance over 33% of the sample rate.
Bit 0—NSR Enable
The NSR is enabled when Bit 0 is high and disabled when Bit 0
is low. Bit 0 is ignored unless the MODE pin disable bit (Bit 4)
is set.
NSR Tuning Word (Register 0x3E)
Bits[7:6]—Reserved
Bits[5:0]— NSR Tuning Word
The NSR tuning word sets the band edges of the NSR band. In
22% BW mode, there are 57 possible tuning words; in 33% BW
mode, there are 34 possible tuning words. For either mode, each
step represents 0.5% of the ADC sample rate. For the equations
used to calculate the tuning word based on the BW mode of
operation, see the Noise Shaping Requantizer (NSR) section.
Bit 2
Open
sectio
n.
Bit 1
Clock
divider
sync
enable
0 = off
1 = on
(LSB)
Bit 0
Master
sync
enable
0 = off
1 = on
NSR
enable
0 = off
1 = on
(used
only if
Bit 4 = 1;
otherwise
ignored)
0x00
0x00
Default
Value
(Hex)
0x00
0x00
0x1C
AD6642
Comments
Read only.
Read only.
Control
register to
synchronize
the clock
divider.
Noise
shaping
requantizer
(NSR)
controls.
NSR
frequency
tuning word.

Related parts for AD6642BBCZ