AD7706BRZ-REEL Analog Devices Inc, AD7706BRZ-REEL Datasheet - Page 7

no-image

AD7706BRZ-REEL

Manufacturer Part Number
AD7706BRZ-REEL
Description
IC,Data Acquisition Signal Conditioner,3-CHANNEL,16-BIT,CMOS,SOP,16PIN,PLASTIC
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD7706BRZ-REEL

Number Of Bits
16
Sampling Rate (per Second)
500
Data Interface
DSP, MICROWIRE™, QSPI™, Serial, SPI™
Number Of Converters
1
Power Dissipation (max)
1mW
Voltage Supply Source
Single Supply
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
16-SOIC (0.300", 7.50mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
EVAL-AD7706EBZ - BOARD EVALUATION FOR AD7706
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7706BRZ-REEL
Manufacturer:
TI/NSC
Quantity:
8 720
Part Number:
AD7706BRZ-REEL
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Parameter
POWER REQUIREMENTS
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
Temperature range is −40°C to +85°C.
These numbers are established from characterization or design data at initial product release.
A calibration is effectively a conversion; therefore, these errors are of the order of the conversion noise shown in Table 5 and Table 7. This applies after calibration at
the temperature of interest.
Recalibration at any temperature removes these drift errors.
Positive full-scale error includes zero-scale errors (unipolar offset error or bipolar zero error) and applies to both unipolar and bipolar input ranges.
Full-scale drift includes zero-scale drift (unipolar offset drift or bipolar zero drift) and applies to both unipolar and bipolar input ranges.
Gain error does not include zero-scale errors. It is calculated as (full-scale error – unipolar offset error) for unipolar ranges and (full-scale error - bipolar zero error) for
bipolar ranges.
Gain drift does not include unipolar offset drift or bipolar zero drift. It is effectively the drift of the part if only zero-scale calibrations are performed.
This common-mode voltage range is allowed, provided that the input voltage on analog inputs is not more positive than V
GND − 100 mV. Parts are functional with voltages down to GND − 200 mV, but with increased leakage at high temperatures.
The AD7705/AD7706 can tolerate absolute analog input voltages down to GND − 200 mV, but the leakage current increases.
The analog input voltage range on AIN(+) is given with respect to the voltage on AIN(−) on the AD7705, and with respect to the voltage of the COMMON input on the
V
These logic output levels apply to the MCLK OUT only when it is loaded with one CMOS load.
Sample tested at 25°C to ensure compliance.
After calibration, if the analog input exceeds positive full scale, the converter outputs all 1s. If the analog input is less than negative full scale, the device outputs all 0s.
These calibration and span limits apply, provided that the absolute voltage on the analog inputs does not exceed V
When using a crystal or ceramic resonator across the MCLK pins as the clock source for the device, the V
If the external master clock continues to run in standby mode, the standby current increases to 150 μA typical at 5 V and 75 μA at 3 V. When using a crystal or ceramic
Measured at dc and applies in the selected pass band. PSRR at 50 Hz exceeds 120 dB, with filter notches of 25 Hz or 50 Hz. PSRR at 60 Hz exceeds 120 dB, with filter
PSRR depends on both gain and V
AD7706. The absolute voltage on the analog inputs should not be more positive than V
Input voltages of GND − 200 mV can be accommodated, but with increased leakage at high temperatures.
GND − 100 mV. The offset calibration limit applies to both the unipolar zero point and the bipolar zero point.
crystal or resonator type (see Clocking and Oscillator Circuit section).
resonator across the MCLK pins as the clock source for the device, the internal oscillator continues to run in standby mode, and the power dissipation depends on the
crystal or resonator type (see Standby Mode section).
notches of 20 Hz or 60 Hz.
V
V
Standby (Power-Down) Current
Power Supply Rejection
REF
Gain
V
V
DD
DD
DD
DD
Power Supply Currents
Power Supply Currents
= REFIN(+) − REFIN(−).
Voltage
Voltage
= 3 V
= 5 V
19, 20
17
17
DD
, as follows:
18
B Version
2.7 to 3.3
0.32
0.6
0.4
0.6
0.7
1.1
4.75 to 5.25
0.45
0.7
0.6
0.85
0.9
1.3
16
8
1
86
90
1
Rev. C | Page 7 of 44
Unit
V min to V max
mA max
mA max
mA max
mA max
mA max
mA max
V min to V max
mA max
mA max
mA max
mA max
mA max
mA max
μA max
μA max
dB typ
2
78
78
DD
+ 30 mV, or more negative than GND − 100 mV for specified performance.
Conditions/Comments
For specified performance
Digital I/Ps = 0 V or V
BUF bit = 0, f
BUF bit = 1, f
BUF bit = 0, f
BUF bit = 0, f
BUF bit = 1, f
BUF bit = 1, f
For specified performance
Digital I/Ps = 0 V or V
BUF bit = 0, f
BUF bit = 1, f
BUF bit = 0, f
BUF bit = 0, f
BUF bit = 1, f
BUF bit = 1, f
External MCLK IN = 0 V or V
External MCLK IN = 0 V or V
4
85
84
DD
current and power dissipation varies depending on the
CLKIN
CLKIN
CLKIN
CLKIN
CLKIN
CLKIN
CLKIN
CLKIN
CLKIN
CLKIN
CLKIN
CLKIN
DD
+ 30 mV or go more negative than
= 1 MHz, gains of 1 to 128
= 1 MHz, gains of 1 to 128
= 2.4576 MHz, gains of 1 to 4
= 2.4576 MHz, gains of 8 to 128
= 2.4576 MHz, gains of 1 to 4
= 2.4576 MHz, gains of 8 to 128
= 1 MHz, gains of 1 to 128
= 1 MHz, gains of 1 to 128
= 2.4576 MHz, gains of 1 to 4
= 2.4576 MHz, gains of 8 to 128
= 2.4576 MHz, gains of 1 to 4
= 2.4576 MHz, gains of 8 to 128
DD
DD
DD
, external MCLK IN and CLKDIS = 1
+ 30 mV or more negative than
, external MCLK IN and CLKDIS = 1
8 to 128
93
91
DD
DD
, V
, V
AD7705/AD7706
DD
DD
= 5 V, see Figure 12
= 3 V

Related parts for AD7706BRZ-REEL