AD7712ARZ-REEL7 Analog Devices Inc, AD7712ARZ-REEL7 Datasheet - Page 10

no-image

AD7712ARZ-REEL7

Manufacturer Part Number
AD7712ARZ-REEL7
Description
24-BIT SIGMA DELTA ADC
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD7712ARZ-REEL7

Number Of Bits
24
Sampling Rate (per Second)
1.03k
Data Interface
Serial
Number Of Converters
1
Power Dissipation (max)
45mW
Voltage Supply Source
Analog and Digital, Dual ±
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
24-SOIC (0.300", 7.50mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
AD7712
PGA Gain
G2
0
0
0
0
1
1
1
1
Channel Selection
CH Channel
0
1
Power-Down
PD
0
1
Word Length
WL
0
1
Burnout Current
BO
0
1
Bipolar/Unipolar Selection (Both Inputs)
B/U
0
1
Filter Selection (FS11–FS0)
The on-chip digital filter provides a sinc
response. The 12 bits of data programmed into these bits deter-
mine the filter cutoff frequency, the position of the first notch of
the filter, and the data rate for the part. In association with the
gain selection, it also determines the output noise (and therefore
the effective resolution) of the device.
The first notch of the filter occurs at a frequency determined by
the relationship filter first notch frequency = (f
where code is the decimal equivalent of the code in bits FS0 to
FS11 and is in the range 19 to 2,000. With the nominal f
10 MHz, this results in a first notch frequency range from 9.76 Hz
to 1.028 kHz. To ensure correct operation of the AD7712, the
value of the code loaded to these bits must be within this range.
Failure to do this will result in unspecified operation of the device.
Changing the filter notch frequency, as well as the selected gain,
impacts resolution. Tables I and II and Figure 2 show the effect
of the filter notch frequency and gain on the effective resolution
of the AD7712. The output data rate (or effective conversion
time) for the device is equal to the frequency selected for the
Bipolar
Unipolar
Gl
0
0
1
1
0
0
1
1
AIN1
AIN2
Normal Operation
Power-Down
Output Word Length
16-Bit
24-Bit
Off
On
G0
0
1
0
1
0
1
0
1
(Default Condition after Internal Power-On Reset)
(Default Condition after Internal Power-On Reset)
Gain
1
2
4
8
16
32
64
128
Low Level Input
High Level Input
3
(or (sinx/x)
(Default Condition after the Internal Power-On Reset)
(Default Condition after the Internal Power-On Reset)
(Default Condition after the Internal Power-On Reset)
(Default Condition after Internal Power-On Reset)
CLK IN
/512)/code
3
) filter
CLK IN
of
–10–
first notch of the filter. For example, if the first notch of the filter
is selected at 50 Hz, then a new word is available at a 50 Hz rate
or every 20 ms. If the first notch is at 1 kHz, a new word is avail-
able every 1 ms.
The settling time of the filter to a full-scale step input change is
worst case 4
100% of the final value. For example, with the first filter notch
at 50 Hz, the settling time of the filter to a full-scale step input
change is 80 ms max. If the first notch is at 1 kHz, the settling
time of the filter to a full-scale input step is 4 ms max. This
settling time can be reduced to 3
chronizing the step input change to a reset of the digital filter. In
other words, if the step input takes place with SYNC low, the
settling time will be 3
channels takes place, the settling time is 3
regardless of the SYNC input.
The –3 dB frequency is determined by the programmed first
notch frequency according to the relationship filter –3 dB
frequency = 0.262
1/(output data rate). This settling time is to
first notch frequency.
l/(output data rate). If a change of
l/(output data rate) by syn-
l/(output data rate)
REV. F

Related parts for AD7712ARZ-REEL7