AD9650-105EBZ Analog Devices Inc, AD9650-105EBZ Datasheet - Page 8

no-image

AD9650-105EBZ

Manufacturer Part Number
AD9650-105EBZ
Description
16Bit Hi SNR 105 Msps Dual ADC
Manufacturer
Analog Devices Inc
Datasheets

Specifications of AD9650-105EBZ

Lead Free Status / RoHS Status
Lead free / RoHS Compliant
AD9650
TIMING SPECIFICATIONS
Table 5.
Parameter
SYNC TIMING REQUIREMENTS
SPI TIMING REQUIREMENTS
1
Timing Diagrams
See
t
t
t
t
t
t
t
t
t
t
t
SSYNC
HSYNC
DS
DH
CLK
S
H
HIGH
LOW
EN_SDIO
DIS_SDIO
Figure 93
.
CH A/CH B DATA
CH A/CH B DATA
DCOA/DCOB
DCOA/DCOB
CLK+
CLK–
CLK+
CLK–
1
V
V
IN
IN
Conditions
SYNC to rising edge of CLK+ setup time
SYNC to rising edge of CLK+ hold time
Setup time between the data and the rising edge of SCLK
Hold time between the data and the rising edge of SCLK
Period of the SCLK
Setup time between CSB and SCLK
Hold time between CSB and SCLK
SCLK pulse width high
SCLK pulse width low
Time required for the SDIO pin to switch from an input to an output relative to the
SCLK falling edge
Time required for the SDIO pin to switch from an output to an input relative to the
SCLK rising edge
N – 1
N – 1
Figure 3. CMOS Interleaved Output Mode Data Output Timing
t
t
CH
CH
Figure 2. CMOS Default Output Mode Data Output Timing
t
DCO
N – 13
t
t
PD
PD
N
N
t
t
N – 12
CH A
t
t
A
A
CLK
CLK
t
DCO
Rev. 0 | Page 8 of 44
t
N – 12
SKEW
t
SKEW
N – 12
CH B
N + 1
N + 1
N – 11
CH A
N – 11
N – 11
CH B
N + 2
N + 2
N – 10
CH A
N – 10
N – 10
N + 3
N + 3
CH B
CH A
N – 9
N – 9
N + 4
N + 4
CH B
N – 9
CH A
N – 8
N – 8
N + 5
N + 5
0.3
0.40
2
Limit
2
2
40
2
10
10
10
10
Unit
ns typ
ns typ
ns min
ns min
ns min
ns min
ns min
ns min
ns min
ns min
ns min

Related parts for AD9650-105EBZ