AD977AARZ Analog Devices Inc, AD977AARZ Datasheet - Page 21

no-image

AD977AARZ

Manufacturer Part Number
AD977AARZ
Description
200 KSPS 16 BIT ADC
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD977AARZ

Number Of Bits
16
Sampling Rate (per Second)
200k
Data Interface
Serial, SPI™
Number Of Converters
1
Power Dissipation (max)
100mW
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
20-SOIC (0.300", 7.50mm Width)
Number Of Elements
1
Resolution
16Bit
Architecture
SAR
Sample Rate
200KSPS
Input Polarity
Unipolar/Bipolar
Input Type
Voltage
Differential Input
No
Power Supply Requirement
Analog and Digital
Single Supply Voltage (typ)
5V
Single Supply Voltage (min)
4.75V
Single Supply Voltage (max)
5.25V
Dual Supply Voltage (typ)
Not RequiredV
Dual Supply Voltage (min)
Not RequiredV
Dual Supply Voltage (max)
Not RequiredV
Power Dissipation
100mW
Differential Linearity Error
±3LSB
Integral Nonlinearity Error
±3LSB
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
20
Package Type
SOIC W
Input Signal Type
Single-Ended
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD977AARZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD977AARZ-REEL
Manufacturer:
BOURNS
Quantity:
60 000
DC CODE UNCERTAINTY
Ideally, a fixed dc input should result in the same output code
for repetitive conversions; however, as a consequence of unavoid-
able circuit noise within the wideband circuits of the ADC, a
range of output codes may occur for a given input voltage.
Thus, when a dc signal is applied to the AD977/AD977A input
and 10,000 conversions are recorded, the result will be a distri-
bution of codes as shown in Figure 26. This histogram shows a
bell shaped curve consistent with the Gaussian nature of thermal
noise. The histogram is approximately seven codes wide. The
standard deviation of this Gaussian distribution results in a code
transition noise of 1 LSB rms.
USE OF THE TAG INPUT
The AD977/AD977A provides a TAG input pin for cascading
multiple converters together. This feature is useful for reducing
component count in systems where an isolation barrier must be
crossed and is also useful for systems with a limited capacity for
interfacing to a large number of converters.
The tag feature only works in the external clock mode and
requires that the DATA output of a “upstream” device be con-
nected to the TAG input of an “downstream” device.
An example of the concatenation of two devices is shown in
Figure 27 and their resultant output is shown in Figure 28.
In Figure 27, the paralleled R/C ensures that each AD977/
AD977A will simultaneously sample their inputs. In Figure 28,
a “null” bit is shown between each 16-bit word associated with
each ADC in the serial data output stream. This is the result of
a minimum value for “External Data Clock to Data Valid Delay”
(t
other words, when you concatenate two or more AD977/AD977As
the MSB on the downstream device will not be present on the
TAG input of the upstream device in time to meet the setup
time requirement of the TAG input.
If the serial data stream is going to a parallel port of a micro-
processor that is also providing the serial data clock, then the
microprocessor’s firmware can be written to “throw away” the
null bit. If the serial data stream is going to a serial port then
external “glue” logic will have to be added to make the interface
work. If the serial port has a “sync” input then this can be used
18
) that is greater than the “TAG Valid Setup Time” (t
4000
3500
3000
2500
2000
1500
1000
500
0
–3
–2
–1
0
1
2
3
4
23
). In
to throw away the null bit if the sync input is toggled each time
the null bit appears.
If the application does not require simultaneous sampling, the
null bit can be completely avoided by delaying the R/C signal
of each upstream device by one clock cycle with respect to its
immediate downstream device. This bit time delay can be accom-
plished through a D-type flip-flop that delays the R/C signal at
its D-input by one cycle of the serial data clock that is at its
clock input.
It is not recommended that the TAG feature be used with the
read during convert mode because this will require data to be
clocked out during the second half of the conversion process. It
is recommended that the read after convert mode be used in an
application that wants to take advantage of the TAG feature. To
improve the data throughput a combination of the two data read
methods can be used and is described as follows.
If two or more AD977/AD977As are to have their data output
concatenated together in a single data stream, and if data
throughput is to be maximized, a system could be designed such
that the upstream device data is read during the first half of its
conversion process and the remainder of the downstream devices
read during the time between conversions. Assume three AD977As
are to have their data concatenated. Assume the further most
downstream device is referred to as device #1 and the further
most upstream device as #3. Each device is driven from a com-
mon DATACLK and R/C control signal, the CS input of each
device is tied to ground. The three BUSY outputs should be
OR’d together to form a composite BUSY. After the conversion
is complete, as indicated by the composite BUSY going high, an
external, normally low, 15.15 MHz DATACLK can be toggled
34 times to first read the data first from device #3 and then
from device #2. When the composite BUSY goes low to indicate
the beginning of the conversion process the external DATA-
CLK can be toggled 17 times to read the data from device #1
during the first half of the conversion process. Using this tech-
nique it would be possible to read in the data from the three
devices in approximately 6.4 µs for a throughput of approxi-
mately 156 kHz The receiving device would have to deal with
the null bit between data from device #2 and #3. The receiving
device would also have to be capable of starting and stopping
the external DATACLK at the appropriate times.
The TAG input, when unused, should always be tied either high
or low and not be allowed to float.
DCLK IN
R/ IN
IN
TAG
AD977/AD977A
(UPSTREAM)
#2
DATA
DCLK
R/C
CS
TAG
(DOWNSTREAM)
AD977/AD977A
AD977/AD977A
#1
DATA
DCLK
R/C
CS
DATA OUT

Related parts for AD977AARZ