ADSP-21369KBPZ-3A Analog Devices Inc, ADSP-21369KBPZ-3A Datasheet - Page 35

IC,DSP,32-BIT,CMOS,BGA,256PIN,PLASTIC

ADSP-21369KBPZ-3A

Manufacturer Part Number
ADSP-21369KBPZ-3A
Description
IC,DSP,32-BIT,CMOS,BGA,256PIN,PLASTIC
Manufacturer
Analog Devices Inc
Series
SHARC®r
Type
Floating Pointr
Datasheet

Specifications of ADSP-21369KBPZ-3A

Interface
DAI, DPI
Clock Rate
400MHz
Non-volatile Memory
ROM (768 kB)
On-chip Ram
256kB
Voltage - I/o
3.30V
Voltage - Core
1.20V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
256-BGA Exposed Pad, 256-eBGA, 256-HBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
ADZS-21369-EZLITE - KIT EVAL EZ LITE ADDS-21369
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADSP-21369KBPZ-3A
Manufacturer:
TOREX
Quantity:
6 700
Part Number:
ADSP-21369KBPZ-3A
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADSP-21369KBPZ-3A
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Table 29. Serial Ports—Internal Clock
1
2
3
Table 30. Serial Ports—Enable and Three-State
1
Table 31. Serial Ports—External Late Frame Sync
1
Parameter
Timing Requirements
t
t
t
t
Switching Characteristics
t
t
t
t
t
t
t
Referenced to the sample edge.
Referenced to drive edge.
Minimum SPORT divisor register value.
Parameter
Switching Characteristics
t
t
t
Referenced to drive edge.
Parameter
Switching Characteristics
t
t
The t
SFSI
HFSI
SDRI
HDRI
DFSI
HOFSI
DFSIR
HOFSIR
DDTI
HDTI
SCLKIW
DDTEN
DDTTE
DDTIN
DDTLFSE
DDTENFS
1
1
2
1
2
1
2
2
2
1
1
1
2
DDTLFSE
3
1
1
and t
DDTENFS
parameters apply to left-justified sample pair as well as DSP serial mode, and MCE = 1, MFD = 0.
Data Enable from External Transmit SCLK
Data Disable from External Transmit SCLK
Data Enable from Internal Transmit SCLK
Data Delay from Late External Transmit FS or External Receive
FS with MCE = 1, MFD = 0
Data Enable for MCE = 1, MFD = 0
FS Setup Before SCLK
(Externally Generated FS in Either Transmit or Receive Mode)
FS Hold After SCLK
(Externally Generated FS in Either Transmit or Receive Mode)
Receive Data Setup Before SCLK
Receive Data Hold After SCLK
FS Delay After SCLK (Internally Generated FS in Transmit Mode)
FS Hold After SCLK (Internally Generated FS in Transmit Mode)
FS Delay After SCLK (Internally Generated FS in Receive Mode)
FS Hold After SCLK (Internally Generated FS in Receive Mode)
Transmit Data Delay After SCLK
Transmit Data Hold After SCLK
Transmit or Receive SCLK Width
Rev. E | Page 35 of 60 | July 2009
ADSP-21367/ADSP-21368/ADSP-21369
Min
2
–1
Min
0.5
Min
7
–1.0
–1.0
–1.0
2 × t
7
2.5
2.5
PCLK
– 1.5
Max
10
Max
7.75
Max
4
9.75
3.25
2 × t
PCLK
+ 1.5
Unit
ns
ns
ns
Unit
ns
ns
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for ADSP-21369KBPZ-3A