CS4270-CZZR Cirrus Logic Inc, CS4270-CZZR Datasheet - Page 33

no-image

CS4270-CZZR

Manufacturer Part Number
CS4270-CZZR
Description
24-bit, 192kHz Stereo Codec
Manufacturer
Cirrus Logic Inc
Datasheets

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS4270-CZZR
0
DS686PP1
6.2
MAP(3:0) - Memory Address Pointer
INCR
7
0
I²C
In I²C Mode, SDA is a bi-directional data line. Data is clocked into and out of the part by the clock, SCL, with
the clock to data relationship as shown in
partial chip address and should be tied to VLC or DGND as required. The upper 4 bits of the 7-bit address
field must be 1001. To communicate with the CS4270, the three lower bits of the chip address field should
match the setting on the AD0, AD1, and AD2 pins. The eighth bit of the address byte is the R/W bit (high for
a read, low for a write). The next byte is the Memory Address Pointer, MAP, which selects the register to be
read or written. If the operation is a write, the MAP is then followed by the data to be written. If the operation
is a read, then the contents of the register pointed to by the MAP will be output after the chip address.
The CS4270 has MAP auto increment capability, enabled by the INCR bit in the MAP. If INCR is 0, then the
MAP will stay constant for successive writes. If INCR is set, then MAP will auto increment after each byte
is written, allowing block reads or writes of successive registers.
Default = ‘0000’.
®
Mode
Reserved
SDA
SCL
Note: If operation is a write, this byte contains the Memory Address Pointer, MAP.
6
0
Start
1001
Reserved
5
0
AD2
Figure 22. Control Port Timing,
ADDR
-
AD0
INCR - Auto MAP Increment Enable
Table 7. Memory Address Pointer
Reserved
R/W
4
0
Figure
Default = ‘0’.
0 - Disabled
ACK
1 - Enabled
22. There is no CS pin. Pins AD0, AD1, and AD2 form the
DATA
1-8
MAP3
3
0
Note 1
ACK
I²C
Mode
DATA
1-8
MAP2
2
0
ACK
Stop
MAP1
1
0
CS4270
MAP0
0
0
33

Related parts for CS4270-CZZR