CS4412A-CNZR Cirrus Logic Inc, CS4412A-CNZR Datasheet - Page 14

no-image

CS4412A-CNZR

Manufacturer Part Number
CS4412A-CNZR
Description
IC,Audio Amplifier,QUAD,LLCC,48PIN,PLASTIC
Manufacturer
Cirrus Logic Inc
Series
Popguard®r
Type
Class Dr
Datasheet

Specifications of CS4412A-CNZR

Output Type
2-Channel (Stereo) or 4-Channel (Quad)
Max Output Power X Channels @ Load
30W x 1 @ 4 Ohm; 15W x 2 @ 8 Ohm
Voltage - Supply
8 V ~ 18 V
Features
Depop, Short-Circuit and Thermal Protection, Standby
Mounting Type
Surface Mount
Package / Case
48-QFN
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1581 - REFERENCE DESIGN FOR CS4412A
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
14
4.2.2
4.2.3
4.2.4
When the device is configured for ramping (RAMP set high) and RST12 or RST34 is set low, the corre-
sponding outputs will begin to slowly ramp down from the bias point to PGND, allowing the DC-blocking
capacitor to discharge.
The ramp feature is intended for use with half-bridge outputs. For “2.1 channel” applications with stereo
half-bridge and mono full-bridge (CNFG[2:0] = 001 or 101), the ramp will only be applied to OUT1 and
OUT2 (the half-bridge channels); OUT3 and OUT4 (the full-bridge channel) will not ramp.
The ramp feature requires a 33 nF capacitor on the RAMP_CAP pin to VP. For applications that do not
enable the ramping feature, RAMP_CAP can be connected directly to VP.
It is not necessary to complete a ramp-up/down sequence before ramping up/down again.
Initial Pulse Edge Delay
After RST12 or RST34 is released, the CS4412A continues to hold the corresponding power output pins
in a high-impedance state until a pulse edge is sensed on a corresponding PWM input pin. This is done
to prevent a possible DC output condition on the speakers if the PWM inputs are not yet modulating im-
mediately following the release of the corresponding reset signal. This initial transition delay is indepen-
dent for each input/output pin pair; each output corresponding to an inactive input will remain in a high-
impedance state until its input receives a pulse edge even if other inputs are activated. The pulse edge
must be from a digital low state to a digital high state. Once a pulse edge is detected, the corresponding
output pin will activate and switch as dictated by the output mode configuration described in
on page 15
If the outputs are configured for ramping, the CS4412A will perform a ramp-up sequence on OUT1/2 im-
mediately following the release of RST12 and a ramp sequence on OUT3/4 immediately following the re-
lease of RST34. See
detected on an input before the ramp-up sequence finishes on its corresponding output pin, the CS4412A
continues the ramp sequence and begins normal output operation immediately following its completion.
If a pulse edge is not detected on an input by the time the ramp-up sequence has finished on its corre-
sponding output pin, the output pin is placed into and remains in a high-impedance state until a pulse edge
is detected on the corresponding input.
Recommended Power-Up Sequence
1. Turn on the system power.
2. Hold RST12 and RST34 low until the power supply is stable. In this state, all associated outputs are
3. Release RST12 and RST34 high.
4. Start the PWM modulator output.
Recommended Power-Down Sequence
1. Mute the logic-level PWM inputs present on IN1 - IN4 by applying 50% duty-cycle input signals.
2. Hold RST12 and RST34 low.
3. Power down the remainder of the system.
held in a high-impedance state.
until either an error condition is detected or until its reset pin is set low.
Section 4.2.1 on page 13
for more information on output ramping. If a pulse edge is
CS4412A
Section 4.3
DS786A2

Related parts for CS4412A-CNZR