CS44600-CQZR Cirrus Logic Inc, CS44600-CQZR Datasheet - Page 5

Audio Amplifiers 6ch 24-bit 192kHz Dig. Amp Cntrlr T&R

CS44600-CQZR

Manufacturer Part Number
CS44600-CQZR
Description
Audio Amplifiers 6ch 24-bit 192kHz Dig. Amp Cntrlr T&R
Manufacturer
Cirrus Logic Inc
Datasheet

Specifications of CS44600-CQZR

Operating Supply Voltage
2.5 V
Supply Current
150 mA
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 10 C
Supply Type
Digital
Supply Voltage (max)
2.62 V
Supply Voltage (min)
2.37 V
Package / Case
LQFP-64
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
DS633F1
8. PARAMETER DEFINITIONS ................................................................................................................ 73
9. REFERENCES ...................................................................................................................................... 75
10. PACKAGE DIMENSIONS
11. THERMAL CHARACTERISTICS ....................................................................................................... 77
12. ORDERING INFORMATION .............................................................................................................. 77
13. REVISION HISTORY .......................................................................................................................... 77
7.20 Interrupt Mode Control (address 28h) ......................................................................................... 62
7.21 Interrupt Mask (address 29h) ...................................................................................................... 63
7.22 Interrupt Status (address 2Ah) (Read Only) ............................................................................... 63
7.23 Channel Over Flow Status (address 2Bh) (Read Only) .............................................................. 65
7.24 GPIO Pin In/Out (address 2Ch) ................................................................................................... 65
7.25 GPIO Pin Polarity/Type (address 2Dh) ....................................................................................... 65
7.26 GPIO Pin Level/Edge Trigger (address 2Eh) .............................................................................. 66
7.27 GPIO Status Register (address 2Fh) .......................................................................................... 66
7.28 GPIO Interrupt Mask Register (address 30h) .............................................................................. 67
7.29 PWM Configuration Register (address 31h) ............................................................................... 67
7.30 PWM Minimum Pulse Width Register (address 32h) ................................................................. 68
7.31 PWMOUT Delay Register (address 33h) ................................................................................... 69
7.32 PSR and Power Supply Configuration (address 34h) ................................................................. 70
7.33 Decimator Shift/Scale (addresses 35h, 36h, 37h) ....................................................................... 71
7.34 Decimator Outd (addresses 3Bh, 3Ch, 3Dh) ............................................................................... 72
7.20.1 Interrupt Pin Control (INT1/INT0) ....................................................................................... 62
7.20.2 Overflow Level/Edge Select (OVFL_L/E) ........................................................................... 63
7.22.1 SRC Unlock Interrupt (SRC_UNLOCK) .............................................................................. 63
7.22.2 SRC Lock Interrupt (SRC_LOCK) ...................................................................................... 64
7.22.3 Ramp-Up Complete Interrupt (RMPUP_DONE) ................................................................. 64
7.22.4 Ramp-Down Complete Interrupt (RMPDN_DONE) ............................................................ 64
7.22.5 Mute Complete Interrupt (Mute_DONE) ............................................................................. 64
7.22.6 Channel Over Flow Interrupt (OVFL_INT) .......................................................................... 64
7.22.7 GPIO Interrupt Condition (GPIO_INT) ................................................................................ 64
7.23.1 ChXX_OVFL ....................................................................................................................... 65
7.24.1 GPIO In/Out Selection (GPIOX_I/O) .................................................................................. 65
7.25.1 GPIO Polarity/Type Selection (GPIOX_P/T) ...................................................................... 65
7.26.1 GPIO Level/Edge Input Sensitive (GPIOX_L/E) ................................................................. 66
7.27.1 GPIO Pin Status (GPIOX_STATUS) .................................................................................. 66
7.28.1 GPIO Pin Interrupt Mask (M_GPIOX) ................................................................................. 67
7.29.1 Over Sample Rate Selection (OSRATE) ............................................................................ 67
7.29.2 Channels A1 and B1 Output Configuration (A1/B1_OUT_CNFG) ..................................... 67
7.29.3 Channels A2 and B2 Output Configuration (A2/B2_OUT_CNFG) ..................................... 67
7.29.4 Channel A3 Output Configuration (A3_OUT_CNFG) ......................................................... 68
7.29.5 Channel B3 Output Configuration (B3_OUT_CNFG) ......................................................... 68
7.30.1 Disable PWMOUTXX - Signal (DISABLE_PWMOUTXX-) ................................................. 68
7.30.2 Minimum PWM Output Pulse Settings (MIN_PULSE[4:0]) ................................................. 68
7.31.1 Differential Signal Delay (DIFF_DLY[2:0]) .......................................................................... 69
7.31.2 Channel Delay Settings (CHNL_DLY[4:0]) ........................................................................ 69
7.32.1 Power Supply Rejection Enable (PSR_EN) ....................................................................... 70
7.32.2 Power Supply Rejection Reset (PSR_RESET) .................................................................. 70
7.32.3 Power Supply Rejection Feedback Enable (FEEDBACK_EN) ........................................... 71
7.32.4 Power Supply Sync Clock Divider Settings (PS_SYNC_DIV[2:0]) ..................................... 71
7.33.1 Decimator Shift (DEC_SHIFT[2:0]) ..................................................................................... 71
7.33.2 Decimator Scale (DEC_SCALE[18:0]) ............................................................................... 71
7.34.1 Decimator Outd (DEC_OUTD[23:0]) .................................................................................. 72
......................................................................................................... 76
CS44600
5

Related parts for CS44600-CQZR