89HPES16T4AG2ZCALG Integrated Device Technology (Idt), 89HPES16T4AG2ZCALG Datasheet - Page 7

no-image

89HPES16T4AG2ZCALG

Manufacturer Part Number
89HPES16T4AG2ZCALG
Description
PCI Express Switch 324-Pin FCBGA Tray
Manufacturer
Integrated Device Technology (Idt)
Datasheet

Specifications of 89HPES16T4AG2ZCALG

Package
324FCBGA
Operating Temperature
0 to 70 °C
IDT 89HPES16T4AG2 Data Sheet
JTAG_TRST_N
JTAG_TDO
JTAG_TMS
V
REFRES0
REFRES1
REFRES2
REFRES3
V
V
Signal
Signal
V
DD
V
DD
DD
DD
DD
V
CORE
PEHA
PETA
SS
PEA
I/O
Type
Type
I/O
I/O
I/O
I/O
O
I
I
I
I
I
I
I
I
Table 6 Power, Ground, and SerDes Resistor Pins
JTAG Data Output. This is the serial data shifted out from the boundary
scan logic or JTAG Controller. When no data is being shifted out, this signal
is tri-stated.
JTAG Mode. The value on this signal controls the test mode select of the
boundary scan logic or JTAG Controller.
JTAG Reset. This active low signal asynchronously resets the boundary
scan logic and JTAG TAP Controller. An external pull-up on the board is
recommended to meet the JTAG specification in cases where the tester
can access this signal. However, for systems running in functional mode,
one of the following should occur:
Port 0 External Reference Resistor. Provides a reference for the Port 0
SerDes bias currents and PLL calibration circuitry. A 3 kOhm +/- 1% resis-
tor should be connected from this pin to ground.
Port 1 External Reference Resistor. Provides a reference for the Port 1
SerDes bias currents and PLL calibration circuitry. A 3 kOhm +/- 1% resis-
tor should be connected from this pin to ground.
Port 2 External Reference Resistor. Provides a reference for the Port 2
SerDes bias currents and PLL calibration circuitry. A 3 kOhm +/- 1% resis-
tor should be connected from this pin to ground.
Port 3 External Reference Resistor. Provides a reference for the Port 3
SerDes bias currents and PLL calibration circuitry. A 3 kOhm +/- 1% resis-
tor should be connected from this pin to ground.
Core V
I/O V
PCI Express Analog Power. Serdes analog power supply (1.0V).
PCI Express Analog High Power. Serdes analog power supply (2.5V).
PCI Express Transmitter Analog Voltage. Serdes transmitter analog
power supply (1.0V).
Ground.
1) actively drive this signal low with control logic
2) statically drive this signal low with an external pull-down on the board
Table 5 Test Pins (Part 2 of 2)
DD.
DD.
LVTTL I/O buffer power supply.
Power supply for core logic.
7 of 30
Name/Description
Name/Description
September 13, 2010

Related parts for 89HPES16T4AG2ZCALG