M25PE16-VMP6G NUMONYX, M25PE16-VMP6G Datasheet - Page 28

no-image

M25PE16-VMP6G

Manufacturer Part Number
M25PE16-VMP6G
Description
Flash Mem Serial-SPI 3.3V 16M-Bit 2M x 8 8ns 8-Pin VFQFPN EP Tube
Manufacturer
NUMONYX
Datasheet

Specifications of M25PE16-VMP6G

Package
8VFQFPN EP
Cell Type
NOR
Density
16 Mb
Architecture
Sectored
Block Organization
Symmetrical
Typical Operating Supply Voltage
3.3 V
Sector Size
64KByte x 32
Timing Type
Synchronous
Operating Temperature
-40 to 85 °C
Interface Type
Serial-SPI

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M25PE16-VMP6G
Manufacturer:
ST
0
Part Number:
M25PE16-VMP6G
Manufacturer:
ST
Quantity:
20 000
Instructions
28/58
Table 8.
1. As defined by the values in the block protect (BP2, BP1, BP0) bits of the status register, as shown in
The protection features of the device are summarized in
When the status register write disable (SRWD) bit of the status register is 0 (its initial
delivery state), it is possible to write to the status register provided that the write enable latch
(WEL) bit has previously been set by a write enable (WREN) instruction, regardless of the
whether Write Protect (W) is driven High or Low.
When the status register write disable (SRWD) bit of the status register is set to ‘1’, two
cases need to be considered, depending on the state of Write Protect (W):
Regardless of the order of the two events, the hardware protected mode (HPM) can be
entered:
The only way to exit the hardware protected mode (HPM) once entered is to pull Write
Protect (W) High.
If Write Protect (W) is permanently tied High, the hardware protected mode (HPM) can
never be activated, and only the software protected mode (SPM2), using the block protect
(BP2, BP1, BP0) bits of the status register, can be used.
signal
W
Table
1
0
1
0
If Write Protect (W) is driven High, it is possible to write to the status register provided
that the write enable latch (WEL) bit has previously been set by a write enable (WREN)
instruction.
If Write Protect (W) is driven Low, it is not possible to write to the status register even if
the write enable latch (WEL) bit has previously been set by a write enable (WREN)
instruction. Attempts to write to the status register are rejected, and are not accepted
for execution. As a consequence, all the data bytes in the memory area that are
software protected (SPM2) by the block protect (BP2, BP1, BP0) bits of the status
register, are also hardware protected against data modification.
by setting the status register write disable (SRWD) bit after driving Write Protect (W)
Low
or by driving Write Protect (W) Low after setting the status register write disable
(SRWD) bit.
3.
SRWD
bit
0
0
1
1
Protection modes
Hardware
protected
protected
software
Second
(SPM2)
(HPM)
Mode
Status Register is Writable
(if the WREN instruction
has set the WEL bit)
The values in the SRWD,
BP2, BP1 and BP0 bits
can be changed
Status register is hardware
write protected
The values in the SRWD,
BP2, BP1 and BP0 bits
cannot be changed
Write protection of the
status register
Protected area
Protected against
Protected against
sector erase and
sector erase and
page program,
page program,
bulk erase
bulk erase
Table
8.
Memory content
(1)
Unprotected area
page program and
page program and
Ready to accept
Ready to accept
sector erase
sector erase
instructions
instructions
M25PE16
(1)

Related parts for M25PE16-VMP6G