W9751G6JB-3 Winbond, W9751G6JB-3 Datasheet - Page 41

no-image

W9751G6JB-3

Manufacturer Part Number
W9751G6JB-3
Description
Manufacturer
Winbond
Type
DDR2 SDRAMr
Datasheet

Specifications of W9751G6JB-3

Organization
32Mx16
Density
512Mb
Address Bus
14b
Access Time (max)
450ps
Maximum Clock Rate
667MHz
Operating Supply Voltage (typ)
1.8V
Package Type
WBGA
Operating Temp Range
0C to 85C
Operating Supply Voltage (max)
1.9V
Operating Supply Voltage (min)
1.7V
Supply Current
150mA
Pin Count
84
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
W9751G6JB-3
Manufacturer:
Winbond
Quantity:
2 596
Part Number:
W9751G6JB-3
Manufacturer:
WINBOND
Quantity:
1 000
Part Number:
W9751G6JB-3
Manufacturer:
WINBOND
Quantity:
8 000
Part Number:
W9751G6JB-3
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Notes:
1. V
2. I
3. Input slew rate is specified by AC Parametric Test Condition.
4. I
5. Data Bus consists of DQ, LDM, UDM, LDQS, LDQS , UDQS and UDQS .
6. Definitions for I
I
DD
DD
I
I
DD4W
DD
DD4R
DD5B
I
I
DD6
DD7
LOW = V
HIGH = V
STABLE = inputs stable at a HIGH or LOW level
FLOATING = inputs at V
SWITCHING = inputs changing between HIGH and LOW every other clock cycle (once per two clocks) for address and
specifications are tested after the device is properly initialized.
parameters are specified with ODT disabled.
= 1.8 V
in
±
Operating Burst Read Current
All banks open, Continuous burst reads, I
BL = 4, CL = CL
t
CKE is HIGH, CS is HIGH between valid commands;
Address inputs are SWITCHING;
Data Bus inputs are SWITCHING.
Operating Burst Write Current
All banks open, Continuous burst writes;
BL = 4, CL = CL
t
CKE is HIGH, CS is HIGH between valid commands;
Address inputs are SWITCHING;
Data Bus inputs are SWITCHING.
Burst Refresh Current
t
Refresh command every t
CKE is HIGH, CS is HIGH between valid commands;
Other control and address inputs are SWITCHING;
Data bus inputs are SWITCHING.
Self Refresh Current
CKE ≦ 0.2 V, external clock off, CLK and CLK at 0 V;
Other control and address inputs are FLOATING;
Data bus inputs are FLOATING.
Operating Bank Interleave Read Current
All bank interleaving reads, I
BL = 4, CL = CL
t
t
CKE is HIGH, CS is HIGH between valid commands;
Address bus inputs are STABLE during deselects;
Data Bus inputs are SWITCHING.
in
CK
CK
CK
CK
RCD(IDD)
0.1V; V
≦ V
DD
≧ V
= t
= t
= t
= t
control signals, and inputs changing between HIGH and LOW every other data transfer (once per clock)
for DQ signals not including masks or strobes.
CK(IDD)
CK(IDD)
CK(IDD)
CK(IDD)
IL (ac) (max)
IH (ac) (min)
;
DDQ
; t
; t
;
, t
= 1.8 V
REF
RAS
RAS
RC
(IDD),
(IDD),
(IDD),
= t
= V
= t
= t
±
RC(IDD)
AL = 0;
AL = 0;
AL = t
DDQ
RASmax(IDD)
RASmax(IDD)
0.1V.
RFC(IDD)
/2
RCD(IDD)
OUT
, t
RRD
= 0mA;
interval;
, t
, t
= t
RP
RP
- 1 x t
RRD(IDD)
= t
= t
OUT
CK(IDD)
RP(IDD)
RP(IDD)
= 0 mA;
- 41 -
, t
RCD
;
;
;
=
165
200
105
245
6
Publication Release Date: Jun. 18, 2010
140
165
200
95
6
125
150
180
90
6
W9751G6JB
mA
mA
mA
mA
mA
Revision A03
1,2,3,4,5,
1,2,3,4,5,
1,2,3,4,5,
1,2,3,4,5,
1,2,3,4,5,
6
6
6
6
6

Related parts for W9751G6JB-3