AD6649BCPZ Analog Devices Inc, AD6649BCPZ Datasheet - Page 9

no-image

AD6649BCPZ

Manufacturer Part Number
AD6649BCPZ
Description
IC IF RCVR 14BIT 250MSPS 64LFCSP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD6649BCPZ

Leaded Process Compatible
Yes
Rohs Compliant
Yes
Resolution (bits)
14bit
Sampling Rate
250MSPS
Input Channel Type
Differential
Data Interface
Serial, SPI
Supply Voltage Range - Analog
1.7V To 1.9V
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD6649BCPZ
Manufacturer:
ADI
Quantity:
275
Part Number:
AD6649BCPZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Company:
Part Number:
AD6649BCPZ
Quantity:
2 900
Part Number:
AD6649BCPZRL7
Manufacturer:
ADI
Quantity:
1 250
TIMING SPECIFICATIONS
Table 5.
Parameter
SYNC TIMING REQUIREMENTS
SPI TIMING REQUIREMENTS
Timing Diagrams
t
t
t
t
t
t
t
t
t
t
t
SSYNC
HSYNC
DS
DH
CLK
S
H
HIGH
LOW
EN_SDIO
DIS_SDIO
D0+ TO D13+
D0– TO D13–
DCO+
DCO–
CLK+
CLK–
CHA0
CHB0
t
PD
t
CH
Conditions
SYNC to the rising edge of CLK setup time
SYNC to the rising edge of CLK hold time
Setup time between the data and the rising edge of SCLK
Hold time between the data and the rising edge of SCLK
Period of the SCLK
Setup time between CSB and SCLK
Hold time between CSB and SCLK
Minimum period that SCLK should be in a logic high state
Minimum period that SCLK should be in a logic low state
Time required for the SDIO pin to switch from an input to an output
relative to the SCLK falling edge
Time required for the SDIO pin to switch from an output to an input
relative to the SCLK rising edge
CHA1
SYNC
CLK+
CHB1
Figure 2. Interleaved LVDS Mode Data Output Timing
CHA2
t
t
SSYNC
CLK
Figure 3. SYNC Timing Inputs
CHB2
Rev. 0 | Page 9 of 40
t
DCO
t
CHA3
HSYNC
t
SKEW
CHB3
CHA4
CHB4
CHA5
CHB5
Min
2
2
40
2
2
10
10
10
10
CHA6
Typ
0.3
0.4
CHB6
Max
AD6649
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for AD6649BCPZ